summaryrefslogtreecommitdiff
path: root/board/highbank/hb_sregs.c
blob: d9dd2c2bf67f13472442735023ec3a1934143ff4 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
// SPDX-License-Identifier: GPL-2.0+
/*
 * Calxeda Highbank/Midway "system registers" bus driver
 *
 * There is a "clocks" subnode inside the top node, which groups all clocks,
 * both programmable PLLs as well as fixed clocks.
 * Simple allow the DT enumeration to look inside this node, so that we can
 * read the fixed clock frequencies using the DM clock framework.
 *
 * Copyright (C) 2019 Arm Ltd.
 */

#include <common.h>
#include <dm.h>
#include <dm/lists.h>

static int hb_sregs_scan_fdt_dev(struct udevice *dev)
{
	ofnode clock_node, node;

	/* Search for subnode called "clocks". */
	ofnode_for_each_subnode(clock_node, dev_ofnode(dev)) {
		if (!ofnode_name_eq(clock_node, "clocks"))
			continue;

		/* Enumerate all nodes inside this "clocks" subnode. */
		ofnode_for_each_subnode(node, clock_node)
			lists_bind_fdt(dev, node, NULL, NULL, false);
		return 0;
	}

	return -ENOENT;
}

static const struct udevice_id highbank_sreg_ids[] = {
	{ .compatible = "calxeda,hb-sregs" },
	{}
};

U_BOOT_DRIVER(hb_sregs) = {
	.name = "hb-sregs",
	.id = UCLASS_SIMPLE_BUS,
	.bind = hb_sregs_scan_fdt_dev,
	.of_match = highbank_sreg_ids,
};