summaryrefslogtreecommitdiff
path: root/arch/arm/dts/ast2500-u-boot.dtsi
blob: ee14db3ee8c96341c9c8e7cc02069594856592a6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
// SPDX-License-Identifier: GPL-2.0
#include <dt-bindings/clock/aspeed-clock.h>
#include <dt-bindings/reset/ast2500-reset.h>

#include "ast2500.dtsi"

/ {
	scu: clock-controller@1e6e2000 {
		compatible = "aspeed,ast2500-scu";
		reg = <0x1e6e2000 0x1000>;
		bootph-all;
		#clock-cells = <1>;
		#reset-cells = <1>;
	};

	rst: reset-controller {
		bootph-all;
		compatible = "aspeed,ast2500-reset";
		#reset-cells = <1>;
	};

	sdrammc: sdrammc@1e6e0000 {
		bootph-all;
		compatible = "aspeed,ast2500-sdrammc";
		reg = <0x1e6e0000 0x174
			0x1e6e0200 0x1d4 >;
		#reset-cells = <1>;
		clocks = <&scu ASPEED_CLK_MPLL>;
		resets = <&rst ASPEED_RESET_SDRAM>;
	};
};

&uart1 {
	clocks = <&scu ASPEED_CLK_GATE_UART1CLK>;
};

&uart2 {
	clocks = <&scu ASPEED_CLK_GATE_UART2CLK>;
};

&uart3 {
	clocks = <&scu ASPEED_CLK_GATE_UART3CLK>;
};

&uart4 {
	clocks = <&scu ASPEED_CLK_GATE_UART4CLK>;
};

&uart5 {
	clocks = <&scu ASPEED_CLK_GATE_UART5CLK>;
};

&timer {
	bootph-all;
};

&mac0 {
	clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>;
};

&mac1 {
	clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>;
};