summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorHan Xu <han.xu@nxp.com>2018-09-06 22:42:15 -0500
committerHan Xu <han.xu@nxp.com>2018-09-07 09:52:36 -0500
commit2804e4248bf638165c54c450528a14fe27cc58cd (patch)
tree480ee9c649914ff0faa6243d8c2e2bbc8b28e81b
parent713a0dbe7ee70db8433948f95f066c9cac37f37e (diff)
MLK-19483: i.MX6/7: pack qspi header with u-boot for i.MX6/7 qspi u-boot
To support the uuu, pack the common qspi header with u-boot binary for i.MX6/7 qspi u-boot. Signed-off-by: Han Xu <han.xu@nxp.com>
-rw-r--r--arch/arm/mach-imx/Makefile19
-rw-r--r--board/freescale/common/qspi_header128
2 files changed, 147 insertions, 0 deletions
diff --git a/arch/arm/mach-imx/Makefile b/arch/arm/mach-imx/Makefile
index d590768c89..097706d766 100644
--- a/arch/arm/mach-imx/Makefile
+++ b/arch/arm/mach-imx/Makefile
@@ -101,8 +101,27 @@ MKIMAGEFLAGS_u-boot.imx = -n $(filter-out $(PLUGIN).bin $< $(PHONY),$^) -T imxim
-e $(CONFIG_SYS_TEXT_BASE)
u-boot.imx: MKIMAGEOUTPUT = u-boot.imx.log
+QSPI_HEADER = board/freescale/common/qspi_header
+QSPI_HEADER_OFF = 1
+QSPI_UBOOT_OFF = 4
+ifeq ($(SOC),$(filter $(SOC),mx7))
+QSPI_HEADER_OFF = 0
+QSPI_UBOOT_OFF = 1
+endif
+
u-boot.imx: u-boot.bin $(IMX_CONFIG) $(PLUGIN).bin FORCE
$(call if_changed,mkimage)
+ifeq ($(CONFIG_QSPI_BOOT),y)
+ @awk '{s="0000000"$$1;l=length(s);if(!((NR-1)%4))printf "%08x ",(NR-1)*4; \
+ for(i=1;i<8;i+=2)printf " %s",substr(s,l-i,2);if(!(NR%4))printf "\n";}' \
+ $(QSPI_HEADER) > qspi.tmp
+ @xxd -r qspi.tmp qspi.bin
+ @dd if=u-boot.imx of=u-boot.tmp bs=1k seek=$(QSPI_UBOOT_OFF)
+ @dd if=qspi.bin of=u-boot.tmp bs=1k seek=$(QSPI_HEADER_OFF) conv=notrunc
+ @mv u-boot.tmp u-boot.imx
+ @rm qspi.tmp qspi.bin
+ @echo "Packed QSPI header with U-boot"
+endif
ifeq ($(CONFIG_OF_SEPARATE),y)
MKIMAGEFLAGS_u-boot-dtb.imx = -n $(filter-out $(PLUGIN).bin $< $(PHONY),$^) -T imximage \
diff --git a/board/freescale/common/qspi_header b/board/freescale/common/qspi_header
new file mode 100644
index 0000000000..d4f3c12d41
--- /dev/null
+++ b/board/freescale/common/qspi_header
@@ -0,0 +1,128 @@
+0 /*dqs_loopback=0 or 1*/
+0 /*hold_delay=0 to 3*/
+0 /*hsphs=0 (Half Speed Phase sampling at non-inverted clock) or 1 (sampling at inverted clock)*/
+0 /*hsdly=0 (Half Speed Delay one clk delay) or 1 (two clk cycle delay)*/
+0 /*device_quad_mode_en=1 to enable sending command to SPI device*/
+0 /*device_cmd=command to device for enableing Quad I/O mode*/
+0 /*write_cmd_ipcr=hex value to be written to IPCR register for write cmd of device*/
+2000000 /*write_enable_ipcr=hex value to be written to IPCR register for write enable of device*/
+3 /*cs_hold_time=0 to 0xF*/
+3 /*cs_setup_time=0 to 0xF*/
+8000000 /*sflash_A1_size=size in byte(hex)*/
+0 /*sflash_A2_size=size in byte(hex)*/
+8000000 /*sflash_B1_size=size in byte(hex)*/
+0 /*sflash_B2_size=size in byte(hex)*/
+0 /*sclk_freq=0 to 6*/
+0 /*busy_bit_offset=bit position of device BUSY in device status register*/
+1 /*sflash_type=1 (Single), 2 (Dual), 4 (Quad mode of operation)*/
+0 /*sflash_port=0 or 1 (Port B used)*/
+0 /*ddr_mode_enable=0 or 1*/
+0 /*dqs_enable=0 or 1*/
+0 /*parallel_mode_enable=0 or 1*/
+0 /*portA_cs1=0 or 1*/
+0 /*portB_cs1=0 or 1*/
+0 /*fsphs=0 (Full Speed Phase sampling at non-inverted clock) or 1 (sampling at inverted clock)*/
+0 /*fsdly=0 (Full Speed Delay One clk delay) or 1 (two clk cycle delay)*/
+0 /*ddrsmp=0 to 7 (sampling point for incoming data in DDR mode)*/
+08180403 /*lut[0] command sequence*/
+24001c00 /*lut[1] command sequence*/
+0 /*lut[2] command sequence*/
+0 /*lut[3] command sequence*/
+0 /*lut[4] command sequence*/
+0 /*lut[5] command sequence*/
+0 /*lut[6] command sequence*/
+0 /*lut[7] command sequence*/
+0 /*lut[8] command sequence*/
+0 /*lut[9] command sequence*/
+0 /*lut[10] command sequence*/
+0 /*lut[11] command sequence*/
+0 /*lut[12] command sequence*/
+0 /*lut[13] command sequence*/
+0 /*lut[14] command sequence*/
+0 /*lut[15] command sequence*/
+0 /*lut[16] command sequence*/
+0 /*lut[17] command sequence*/
+0 /*lut[18] command sequence*/
+0 /*lut[19] command sequence*/
+0 /*lut[20] command sequence*/
+0 /*lut[21] command sequence*/
+0 /*lut[22] command sequence*/
+0 /*lut[23] command sequence*/
+0 /*lut[24] command sequence*/
+0 /*lut[25] command sequence*/
+0 /*lut[26] command sequence*/
+0 /*lut[27] command sequence*/
+0 /*lut[28] command sequence*/
+0 /*lut[29] command sequence*/
+0 /*lut[30] command sequence*/
+0 /*lut[31] command sequence*/
+0 /*lut[32] command sequence*/
+0 /*lut[33] command sequence*/
+0 /*lut[34] command sequence*/
+0 /*lut[35] command sequence*/
+0 /*lut[36] command sequence*/
+0 /*lut[37] command sequence*/
+0 /*lut[38] command sequence*/
+0 /*lut[39] command sequence*/
+0 /*lut[40] command sequence*/
+0 /*lut[41] command sequence*/
+0 /*lut[42] command sequence*/
+0 /*lut[43] command sequence*/
+0 /*lut[44] command sequence*/
+0 /*lut[45] command sequence*/
+0 /*lut[46] command sequence*/
+0 /*lut[47] command sequence*/
+0 /*lut[48] command sequence*/
+0 /*lut[49] command sequence*/
+0 /*lut[50] command sequence*/
+0 /*lut[51] command sequence*/
+0 /*lut[52] command sequence*/
+0 /*lut[53] command sequence*/
+0 /*lut[54] command sequence*/
+0 /*lut[55] command sequence*/
+0 /*lut[56] command sequence*/
+0 /*lut[57] command sequence*/
+0 /*lut[58] command sequence*/
+0 /*lut[59] command sequence*/
+0 /*lut[60] command sequence*/
+0 /*lut[61] command sequence*/
+0 /*lut[62] command sequence*/
+0 /*lut[63] command sequence*/
+1000001 /*read_status_ipcr=hex value to be written to IPCR register for reading status reg of device*/
+0 /*enable_dqs_phase=0 or 1*/
+0 /*config_cmds_en, enable config command*/
+0 /*config_cmds[0]*/
+0 /*config_cmds[1]*/
+0 /*config_cmds[2]*/
+0 /*config_cmds[3]*/
+0 /*config_cmds_args[0]*/
+0 /*config_cmds_args[1]*/
+0 /*config_cmds_args[2]*/
+0 /*config_cmds_args[3]*/
+0 /*io_pad_override_setting QSPI pins override setting*/
+0 /*reserve[0], 25 byte reserved area*/
+0 /*reserve[1], 25 byte reserved area*/
+0 /*reserve[2], 25 byte reserved area*/
+0 /*reserve[3], 25 byte reserved area*/
+0 /*reserve[4], 25 byte reserved area*/
+0 /*reserve[5], 25 byte reserved area*/
+0 /*reserve[6], 25 byte reserved area*/
+0 /*reserve[7], 25 byte reserved area*/
+0 /*reserve[8], 25 byte reserved area*/
+0 /*reserve[9], 25 byte reserved area*/
+0 /*reserve[10], 25 byte reserved area*/
+0 /*reserve[11], 25 byte reserved area*/
+0 /*reserve[12], 25 byte reserved area*/
+0 /*reserve[13], 25 byte reserved area*/
+0 /*reserve[14], 25 byte reserved area*/
+0 /*reserve[15], 25 byte reserved area*/
+0 /*reserve[16], 25 byte reserved area*/
+0 /*reserve[17], 25 byte reserved area*/
+0 /*reserve[18], 25 byte reserved area*/
+0 /*reserve[19], 25 byte reserved area*/
+0 /*reserve[20], 25 byte reserved area*/
+0 /*reserve[21], 25 byte reserved area*/
+0 /*reserve[22], 25 byte reserved area*/
+0 /*reserve[23], 25 byte reserved area*/
+0 /*reserve[24], 25 byte reserved area*/
+c0ffee01 /*tag, QSPI configuration tag, should be 0xc0ffee01*/