summaryrefslogtreecommitdiff
path: root/arch/arm/mach-mx23/regs-pinctrl.h
blob: d38f7bdca051936bea30f283a1f07f4325324494 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
/*
 * Freescale PINCTRL Register Definitions
 *
 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
 * Copyright 2008-2010 Freescale Semiconductor, Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
 *
 * This file is created by xml file. Don't Edit it.
 *
 * Xml Revision: 1.19
 * Template revision: 26195
 */

#ifndef __ARCH_ARM___PINCTRL_H
#define __ARCH_ARM___PINCTRL_H


#define HW_PINCTRL_CTRL	(0x00000000)
#define HW_PINCTRL_CTRL_SET	(0x00000004)
#define HW_PINCTRL_CTRL_CLR	(0x00000008)
#define HW_PINCTRL_CTRL_TOG	(0x0000000c)

#define BM_PINCTRL_CTRL_SFTRST	0x80000000
#define BM_PINCTRL_CTRL_CLKGATE	0x40000000
#define BP_PINCTRL_CTRL_RSRVD2	28
#define BM_PINCTRL_CTRL_RSRVD2	0x30000000
#define BF_PINCTRL_CTRL_RSRVD2(v)  \
		(((v) << 28) & BM_PINCTRL_CTRL_RSRVD2)
#define BM_PINCTRL_CTRL_PRESENT3	0x08000000
#define BM_PINCTRL_CTRL_PRESENT2	0x04000000
#define BM_PINCTRL_CTRL_PRESENT1	0x02000000
#define BM_PINCTRL_CTRL_PRESENT0	0x01000000
#define BP_PINCTRL_CTRL_RSRVD1	3
#define BM_PINCTRL_CTRL_RSRVD1	0x00FFFFF8
#define BF_PINCTRL_CTRL_RSRVD1(v)  \
		(((v) << 3) & BM_PINCTRL_CTRL_RSRVD1)
#define BM_PINCTRL_CTRL_IRQOUT2	0x00000004
#define BM_PINCTRL_CTRL_IRQOUT1	0x00000002
#define BM_PINCTRL_CTRL_IRQOUT0	0x00000001

#define HW_PINCTRL_MUXSEL0	(0x00000100)
#define HW_PINCTRL_MUXSEL0_SET	(0x00000104)
#define HW_PINCTRL_MUXSEL0_CLR	(0x00000108)
#define HW_PINCTRL_MUXSEL0_TOG	(0x0000010c)

#define BP_PINCTRL_MUXSEL0_BANK0_PIN15	30
#define BM_PINCTRL_MUXSEL0_BANK0_PIN15	0xC0000000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN15(v) \
		(((v) << 30) & BM_PINCTRL_MUXSEL0_BANK0_PIN15)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN14	28
#define BM_PINCTRL_MUXSEL0_BANK0_PIN14	0x30000000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN14(v)  \
		(((v) << 28) & BM_PINCTRL_MUXSEL0_BANK0_PIN14)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN13	26
#define BM_PINCTRL_MUXSEL0_BANK0_PIN13	0x0C000000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN13(v)  \
		(((v) << 26) & BM_PINCTRL_MUXSEL0_BANK0_PIN13)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN12	24
#define BM_PINCTRL_MUXSEL0_BANK0_PIN12	0x03000000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN12(v)  \
		(((v) << 24) & BM_PINCTRL_MUXSEL0_BANK0_PIN12)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN11	22
#define BM_PINCTRL_MUXSEL0_BANK0_PIN11	0x00C00000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN11(v)  \
		(((v) << 22) & BM_PINCTRL_MUXSEL0_BANK0_PIN11)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN10	20
#define BM_PINCTRL_MUXSEL0_BANK0_PIN10	0x00300000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN10(v)  \
		(((v) << 20) & BM_PINCTRL_MUXSEL0_BANK0_PIN10)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN09	18
#define BM_PINCTRL_MUXSEL0_BANK0_PIN09	0x000C0000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN09(v)  \
		(((v) << 18) & BM_PINCTRL_MUXSEL0_BANK0_PIN09)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN08	16
#define BM_PINCTRL_MUXSEL0_BANK0_PIN08	0x00030000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN08(v)  \
		(((v) << 16) & BM_PINCTRL_MUXSEL0_BANK0_PIN08)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN07	14
#define BM_PINCTRL_MUXSEL0_BANK0_PIN07	0x0000C000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN07(v)  \
		(((v) << 14) & BM_PINCTRL_MUXSEL0_BANK0_PIN07)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN06	12
#define BM_PINCTRL_MUXSEL0_BANK0_PIN06	0x00003000
#define BF_PINCTRL_MUXSEL0_BANK0_PIN06(v)  \
		(((v) << 12) & BM_PINCTRL_MUXSEL0_BANK0_PIN06)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN05	10
#define BM_PINCTRL_MUXSEL0_BANK0_PIN05	0x00000C00
#define BF_PINCTRL_MUXSEL0_BANK0_PIN05(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL0_BANK0_PIN05)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN04	8
#define BM_PINCTRL_MUXSEL0_BANK0_PIN04	0x00000300
#define BF_PINCTRL_MUXSEL0_BANK0_PIN04(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL0_BANK0_PIN04)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN03	6
#define BM_PINCTRL_MUXSEL0_BANK0_PIN03	0x000000C0
#define BF_PINCTRL_MUXSEL0_BANK0_PIN03(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL0_BANK0_PIN03)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN02	4
#define BM_PINCTRL_MUXSEL0_BANK0_PIN02	0x00000030
#define BF_PINCTRL_MUXSEL0_BANK0_PIN02(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL0_BANK0_PIN02)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN01	2
#define BM_PINCTRL_MUXSEL0_BANK0_PIN01	0x0000000C
#define BF_PINCTRL_MUXSEL0_BANK0_PIN01(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL0_BANK0_PIN01)
#define BP_PINCTRL_MUXSEL0_BANK0_PIN00	0
#define BM_PINCTRL_MUXSEL0_BANK0_PIN00	0x00000003
#define BF_PINCTRL_MUXSEL0_BANK0_PIN00(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL0_BANK0_PIN00)

#define HW_PINCTRL_MUXSEL1	(0x00000110)
#define HW_PINCTRL_MUXSEL1_SET	(0x00000114)
#define HW_PINCTRL_MUXSEL1_CLR	(0x00000118)
#define HW_PINCTRL_MUXSEL1_TOG	(0x0000011c)

#define BP_PINCTRL_MUXSEL1_BANK0_PIN31	30
#define BM_PINCTRL_MUXSEL1_BANK0_PIN31	0xC0000000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN31(v) \
		(((v) << 30) & BM_PINCTRL_MUXSEL1_BANK0_PIN31)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN30	28
#define BM_PINCTRL_MUXSEL1_BANK0_PIN30	0x30000000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN30(v)  \
		(((v) << 28) & BM_PINCTRL_MUXSEL1_BANK0_PIN30)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN29	26
#define BM_PINCTRL_MUXSEL1_BANK0_PIN29	0x0C000000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN29(v)  \
		(((v) << 26) & BM_PINCTRL_MUXSEL1_BANK0_PIN29)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN28	24
#define BM_PINCTRL_MUXSEL1_BANK0_PIN28	0x03000000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN28(v)  \
		(((v) << 24) & BM_PINCTRL_MUXSEL1_BANK0_PIN28)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN27	22
#define BM_PINCTRL_MUXSEL1_BANK0_PIN27	0x00C00000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN27(v)  \
		(((v) << 22) & BM_PINCTRL_MUXSEL1_BANK0_PIN27)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN26	20
#define BM_PINCTRL_MUXSEL1_BANK0_PIN26	0x00300000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN26(v)  \
		(((v) << 20) & BM_PINCTRL_MUXSEL1_BANK0_PIN26)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN25	18
#define BM_PINCTRL_MUXSEL1_BANK0_PIN25	0x000C0000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN25(v)  \
		(((v) << 18) & BM_PINCTRL_MUXSEL1_BANK0_PIN25)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN24	16
#define BM_PINCTRL_MUXSEL1_BANK0_PIN24	0x00030000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN24(v)  \
		(((v) << 16) & BM_PINCTRL_MUXSEL1_BANK0_PIN24)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN23	14
#define BM_PINCTRL_MUXSEL1_BANK0_PIN23	0x0000C000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN23(v)  \
		(((v) << 14) & BM_PINCTRL_MUXSEL1_BANK0_PIN23)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN22	12
#define BM_PINCTRL_MUXSEL1_BANK0_PIN22	0x00003000
#define BF_PINCTRL_MUXSEL1_BANK0_PIN22(v)  \
		(((v) << 12) & BM_PINCTRL_MUXSEL1_BANK0_PIN22)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN21	10
#define BM_PINCTRL_MUXSEL1_BANK0_PIN21	0x00000C00
#define BF_PINCTRL_MUXSEL1_BANK0_PIN21(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL1_BANK0_PIN21)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN20	8
#define BM_PINCTRL_MUXSEL1_BANK0_PIN20	0x00000300
#define BF_PINCTRL_MUXSEL1_BANK0_PIN20(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL1_BANK0_PIN20)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN19	6
#define BM_PINCTRL_MUXSEL1_BANK0_PIN19	0x000000C0
#define BF_PINCTRL_MUXSEL1_BANK0_PIN19(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL1_BANK0_PIN19)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN18	4
#define BM_PINCTRL_MUXSEL1_BANK0_PIN18	0x00000030
#define BF_PINCTRL_MUXSEL1_BANK0_PIN18(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL1_BANK0_PIN18)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN17	2
#define BM_PINCTRL_MUXSEL1_BANK0_PIN17	0x0000000C
#define BF_PINCTRL_MUXSEL1_BANK0_PIN17(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL1_BANK0_PIN17)
#define BP_PINCTRL_MUXSEL1_BANK0_PIN16	0
#define BM_PINCTRL_MUXSEL1_BANK0_PIN16	0x00000003
#define BF_PINCTRL_MUXSEL1_BANK0_PIN16(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL1_BANK0_PIN16)

#define HW_PINCTRL_MUXSEL2	(0x00000120)
#define HW_PINCTRL_MUXSEL2_SET	(0x00000124)
#define HW_PINCTRL_MUXSEL2_CLR	(0x00000128)
#define HW_PINCTRL_MUXSEL2_TOG	(0x0000012c)

#define BP_PINCTRL_MUXSEL2_BANK1_PIN15	30
#define BM_PINCTRL_MUXSEL2_BANK1_PIN15	0xC0000000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN15(v) \
		(((v) << 30) & BM_PINCTRL_MUXSEL2_BANK1_PIN15)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN14	28
#define BM_PINCTRL_MUXSEL2_BANK1_PIN14	0x30000000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN14(v)  \
		(((v) << 28) & BM_PINCTRL_MUXSEL2_BANK1_PIN14)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN13	26
#define BM_PINCTRL_MUXSEL2_BANK1_PIN13	0x0C000000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN13(v)  \
		(((v) << 26) & BM_PINCTRL_MUXSEL2_BANK1_PIN13)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN12	24
#define BM_PINCTRL_MUXSEL2_BANK1_PIN12	0x03000000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN12(v)  \
		(((v) << 24) & BM_PINCTRL_MUXSEL2_BANK1_PIN12)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN11	22
#define BM_PINCTRL_MUXSEL2_BANK1_PIN11	0x00C00000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN11(v)  \
		(((v) << 22) & BM_PINCTRL_MUXSEL2_BANK1_PIN11)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN10	20
#define BM_PINCTRL_MUXSEL2_BANK1_PIN10	0x00300000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN10(v)  \
		(((v) << 20) & BM_PINCTRL_MUXSEL2_BANK1_PIN10)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN09	18
#define BM_PINCTRL_MUXSEL2_BANK1_PIN09	0x000C0000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN09(v)  \
		(((v) << 18) & BM_PINCTRL_MUXSEL2_BANK1_PIN09)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN08	16
#define BM_PINCTRL_MUXSEL2_BANK1_PIN08	0x00030000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN08(v)  \
		(((v) << 16) & BM_PINCTRL_MUXSEL2_BANK1_PIN08)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN07	14
#define BM_PINCTRL_MUXSEL2_BANK1_PIN07	0x0000C000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN07(v)  \
		(((v) << 14) & BM_PINCTRL_MUXSEL2_BANK1_PIN07)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN06	12
#define BM_PINCTRL_MUXSEL2_BANK1_PIN06	0x00003000
#define BF_PINCTRL_MUXSEL2_BANK1_PIN06(v)  \
		(((v) << 12) & BM_PINCTRL_MUXSEL2_BANK1_PIN06)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN05	10
#define BM_PINCTRL_MUXSEL2_BANK1_PIN05	0x00000C00
#define BF_PINCTRL_MUXSEL2_BANK1_PIN05(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL2_BANK1_PIN05)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN04	8
#define BM_PINCTRL_MUXSEL2_BANK1_PIN04	0x00000300
#define BF_PINCTRL_MUXSEL2_BANK1_PIN04(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL2_BANK1_PIN04)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN03	6
#define BM_PINCTRL_MUXSEL2_BANK1_PIN03	0x000000C0
#define BF_PINCTRL_MUXSEL2_BANK1_PIN03(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL2_BANK1_PIN03)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN02	4
#define BM_PINCTRL_MUXSEL2_BANK1_PIN02	0x00000030
#define BF_PINCTRL_MUXSEL2_BANK1_PIN02(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL2_BANK1_PIN02)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN01	2
#define BM_PINCTRL_MUXSEL2_BANK1_PIN01	0x0000000C
#define BF_PINCTRL_MUXSEL2_BANK1_PIN01(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL2_BANK1_PIN01)
#define BP_PINCTRL_MUXSEL2_BANK1_PIN00	0
#define BM_PINCTRL_MUXSEL2_BANK1_PIN00	0x00000003
#define BF_PINCTRL_MUXSEL2_BANK1_PIN00(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL2_BANK1_PIN00)

#define HW_PINCTRL_MUXSEL3	(0x00000130)
#define HW_PINCTRL_MUXSEL3_SET	(0x00000134)
#define HW_PINCTRL_MUXSEL3_CLR	(0x00000138)
#define HW_PINCTRL_MUXSEL3_TOG	(0x0000013c)

#define BP_PINCTRL_MUXSEL3_RSRVD0	30
#define BM_PINCTRL_MUXSEL3_RSRVD0	0xC0000000
#define BF_PINCTRL_MUXSEL3_RSRVD0(v) \
		(((v) << 30) & BM_PINCTRL_MUXSEL3_RSRVD0)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN30	28
#define BM_PINCTRL_MUXSEL3_BANK1_PIN30	0x30000000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN30(v)  \
		(((v) << 28) & BM_PINCTRL_MUXSEL3_BANK1_PIN30)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN29	26
#define BM_PINCTRL_MUXSEL3_BANK1_PIN29	0x0C000000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN29(v)  \
		(((v) << 26) & BM_PINCTRL_MUXSEL3_BANK1_PIN29)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN28	24
#define BM_PINCTRL_MUXSEL3_BANK1_PIN28	0x03000000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN28(v)  \
		(((v) << 24) & BM_PINCTRL_MUXSEL3_BANK1_PIN28)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN27	22
#define BM_PINCTRL_MUXSEL3_BANK1_PIN27	0x00C00000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN27(v)  \
		(((v) << 22) & BM_PINCTRL_MUXSEL3_BANK1_PIN27)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN26	20
#define BM_PINCTRL_MUXSEL3_BANK1_PIN26	0x00300000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN26(v)  \
		(((v) << 20) & BM_PINCTRL_MUXSEL3_BANK1_PIN26)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN25	18
#define BM_PINCTRL_MUXSEL3_BANK1_PIN25	0x000C0000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN25(v)  \
		(((v) << 18) & BM_PINCTRL_MUXSEL3_BANK1_PIN25)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN24	16
#define BM_PINCTRL_MUXSEL3_BANK1_PIN24	0x00030000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN24(v)  \
		(((v) << 16) & BM_PINCTRL_MUXSEL3_BANK1_PIN24)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN23	14
#define BM_PINCTRL_MUXSEL3_BANK1_PIN23	0x0000C000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN23(v)  \
		(((v) << 14) & BM_PINCTRL_MUXSEL3_BANK1_PIN23)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN22	12
#define BM_PINCTRL_MUXSEL3_BANK1_PIN22	0x00003000
#define BF_PINCTRL_MUXSEL3_BANK1_PIN22(v)  \
		(((v) << 12) & BM_PINCTRL_MUXSEL3_BANK1_PIN22)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN21	10
#define BM_PINCTRL_MUXSEL3_BANK1_PIN21	0x00000C00
#define BF_PINCTRL_MUXSEL3_BANK1_PIN21(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL3_BANK1_PIN21)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN20	8
#define BM_PINCTRL_MUXSEL3_BANK1_PIN20	0x00000300
#define BF_PINCTRL_MUXSEL3_BANK1_PIN20(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL3_BANK1_PIN20)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN19	6
#define BM_PINCTRL_MUXSEL3_BANK1_PIN19	0x000000C0
#define BF_PINCTRL_MUXSEL3_BANK1_PIN19(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL3_BANK1_PIN19)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN18	4
#define BM_PINCTRL_MUXSEL3_BANK1_PIN18	0x00000030
#define BF_PINCTRL_MUXSEL3_BANK1_PIN18(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL3_BANK1_PIN18)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN17	2
#define BM_PINCTRL_MUXSEL3_BANK1_PIN17	0x0000000C
#define BF_PINCTRL_MUXSEL3_BANK1_PIN17(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL3_BANK1_PIN17)
#define BP_PINCTRL_MUXSEL3_BANK1_PIN16	0
#define BM_PINCTRL_MUXSEL3_BANK1_PIN16	0x00000003
#define BF_PINCTRL_MUXSEL3_BANK1_PIN16(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL3_BANK1_PIN16)

#define HW_PINCTRL_MUXSEL4	(0x00000140)
#define HW_PINCTRL_MUXSEL4_SET	(0x00000144)
#define HW_PINCTRL_MUXSEL4_CLR	(0x00000148)
#define HW_PINCTRL_MUXSEL4_TOG	(0x0000014c)

#define BP_PINCTRL_MUXSEL4_BANK2_PIN15	30
#define BM_PINCTRL_MUXSEL4_BANK2_PIN15	0xC0000000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN15(v) \
		(((v) << 30) & BM_PINCTRL_MUXSEL4_BANK2_PIN15)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN14	28
#define BM_PINCTRL_MUXSEL4_BANK2_PIN14	0x30000000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN14(v)  \
		(((v) << 28) & BM_PINCTRL_MUXSEL4_BANK2_PIN14)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN13	26
#define BM_PINCTRL_MUXSEL4_BANK2_PIN13	0x0C000000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN13(v)  \
		(((v) << 26) & BM_PINCTRL_MUXSEL4_BANK2_PIN13)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN12	24
#define BM_PINCTRL_MUXSEL4_BANK2_PIN12	0x03000000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN12(v)  \
		(((v) << 24) & BM_PINCTRL_MUXSEL4_BANK2_PIN12)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN11	22
#define BM_PINCTRL_MUXSEL4_BANK2_PIN11	0x00C00000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN11(v)  \
		(((v) << 22) & BM_PINCTRL_MUXSEL4_BANK2_PIN11)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN10	20
#define BM_PINCTRL_MUXSEL4_BANK2_PIN10	0x00300000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN10(v)  \
		(((v) << 20) & BM_PINCTRL_MUXSEL4_BANK2_PIN10)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN09	18
#define BM_PINCTRL_MUXSEL4_BANK2_PIN09	0x000C0000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN09(v)  \
		(((v) << 18) & BM_PINCTRL_MUXSEL4_BANK2_PIN09)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN08	16
#define BM_PINCTRL_MUXSEL4_BANK2_PIN08	0x00030000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN08(v)  \
		(((v) << 16) & BM_PINCTRL_MUXSEL4_BANK2_PIN08)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN07	14
#define BM_PINCTRL_MUXSEL4_BANK2_PIN07	0x0000C000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN07(v)  \
		(((v) << 14) & BM_PINCTRL_MUXSEL4_BANK2_PIN07)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN06	12
#define BM_PINCTRL_MUXSEL4_BANK2_PIN06	0x00003000
#define BF_PINCTRL_MUXSEL4_BANK2_PIN06(v)  \
		(((v) << 12) & BM_PINCTRL_MUXSEL4_BANK2_PIN06)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN05	10
#define BM_PINCTRL_MUXSEL4_BANK2_PIN05	0x00000C00
#define BF_PINCTRL_MUXSEL4_BANK2_PIN05(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL4_BANK2_PIN05)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN04	8
#define BM_PINCTRL_MUXSEL4_BANK2_PIN04	0x00000300
#define BF_PINCTRL_MUXSEL4_BANK2_PIN04(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL4_BANK2_PIN04)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN03	6
#define BM_PINCTRL_MUXSEL4_BANK2_PIN03	0x000000C0
#define BF_PINCTRL_MUXSEL4_BANK2_PIN03(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL4_BANK2_PIN03)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN02	4
#define BM_PINCTRL_MUXSEL4_BANK2_PIN02	0x00000030
#define BF_PINCTRL_MUXSEL4_BANK2_PIN02(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL4_BANK2_PIN02)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN01	2
#define BM_PINCTRL_MUXSEL4_BANK2_PIN01	0x0000000C
#define BF_PINCTRL_MUXSEL4_BANK2_PIN01(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL4_BANK2_PIN01)
#define BP_PINCTRL_MUXSEL4_BANK2_PIN00	0
#define BM_PINCTRL_MUXSEL4_BANK2_PIN00	0x00000003
#define BF_PINCTRL_MUXSEL4_BANK2_PIN00(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL4_BANK2_PIN00)

#define HW_PINCTRL_MUXSEL5	(0x00000150)
#define HW_PINCTRL_MUXSEL5_SET	(0x00000154)
#define HW_PINCTRL_MUXSEL5_CLR	(0x00000158)
#define HW_PINCTRL_MUXSEL5_TOG	(0x0000015c)

#define BP_PINCTRL_MUXSEL5_BANK2_PIN31	30
#define BM_PINCTRL_MUXSEL5_BANK2_PIN31	0xC0000000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN31(v) \
		(((v) << 30) & BM_PINCTRL_MUXSEL5_BANK2_PIN31)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN30	28
#define BM_PINCTRL_MUXSEL5_BANK2_PIN30	0x30000000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN30(v)  \
		(((v) << 28) & BM_PINCTRL_MUXSEL5_BANK2_PIN30)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN29	26
#define BM_PINCTRL_MUXSEL5_BANK2_PIN29	0x0C000000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN29(v)  \
		(((v) << 26) & BM_PINCTRL_MUXSEL5_BANK2_PIN29)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN28	24
#define BM_PINCTRL_MUXSEL5_BANK2_PIN28	0x03000000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN28(v)  \
		(((v) << 24) & BM_PINCTRL_MUXSEL5_BANK2_PIN28)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN27	22
#define BM_PINCTRL_MUXSEL5_BANK2_PIN27	0x00C00000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN27(v)  \
		(((v) << 22) & BM_PINCTRL_MUXSEL5_BANK2_PIN27)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN26	20
#define BM_PINCTRL_MUXSEL5_BANK2_PIN26	0x00300000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN26(v)  \
		(((v) << 20) & BM_PINCTRL_MUXSEL5_BANK2_PIN26)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN25	18
#define BM_PINCTRL_MUXSEL5_BANK2_PIN25	0x000C0000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN25(v)  \
		(((v) << 18) & BM_PINCTRL_MUXSEL5_BANK2_PIN25)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN24	16
#define BM_PINCTRL_MUXSEL5_BANK2_PIN24	0x00030000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN24(v)  \
		(((v) << 16) & BM_PINCTRL_MUXSEL5_BANK2_PIN24)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN23	14
#define BM_PINCTRL_MUXSEL5_BANK2_PIN23	0x0000C000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN23(v)  \
		(((v) << 14) & BM_PINCTRL_MUXSEL5_BANK2_PIN23)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN22	12
#define BM_PINCTRL_MUXSEL5_BANK2_PIN22	0x00003000
#define BF_PINCTRL_MUXSEL5_BANK2_PIN22(v)  \
		(((v) << 12) & BM_PINCTRL_MUXSEL5_BANK2_PIN22)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN21	10
#define BM_PINCTRL_MUXSEL5_BANK2_PIN21	0x00000C00
#define BF_PINCTRL_MUXSEL5_BANK2_PIN21(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL5_BANK2_PIN21)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN20	8
#define BM_PINCTRL_MUXSEL5_BANK2_PIN20	0x00000300
#define BF_PINCTRL_MUXSEL5_BANK2_PIN20(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL5_BANK2_PIN20)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN19	6
#define BM_PINCTRL_MUXSEL5_BANK2_PIN19	0x000000C0
#define BF_PINCTRL_MUXSEL5_BANK2_PIN19(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL5_BANK2_PIN19)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN18	4
#define BM_PINCTRL_MUXSEL5_BANK2_PIN18	0x00000030
#define BF_PINCTRL_MUXSEL5_BANK2_PIN18(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL5_BANK2_PIN18)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN17	2
#define BM_PINCTRL_MUXSEL5_BANK2_PIN17	0x0000000C
#define BF_PINCTRL_MUXSEL5_BANK2_PIN17(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL5_BANK2_PIN17)
#define BP_PINCTRL_MUXSEL5_BANK2_PIN16	0
#define BM_PINCTRL_MUXSEL5_BANK2_PIN16	0x00000003
#define BF_PINCTRL_MUXSEL5_BANK2_PIN16(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL5_BANK2_PIN16)

#define HW_PINCTRL_MUXSEL6	(0x00000160)
#define HW_PINCTRL_MUXSEL6_SET	(0x00000164)
#define HW_PINCTRL_MUXSEL6_CLR	(0x00000168)
#define HW_PINCTRL_MUXSEL6_TOG	(0x0000016c)

#define BP_PINCTRL_MUXSEL6_BANK3_PIN15	30
#define BM_PINCTRL_MUXSEL6_BANK3_PIN15	0xC0000000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN15(v) \
		(((v) << 30) & BM_PINCTRL_MUXSEL6_BANK3_PIN15)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN14	28
#define BM_PINCTRL_MUXSEL6_BANK3_PIN14	0x30000000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN14(v)  \
		(((v) << 28) & BM_PINCTRL_MUXSEL6_BANK3_PIN14)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN13	26
#define BM_PINCTRL_MUXSEL6_BANK3_PIN13	0x0C000000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN13(v)  \
		(((v) << 26) & BM_PINCTRL_MUXSEL6_BANK3_PIN13)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN12	24
#define BM_PINCTRL_MUXSEL6_BANK3_PIN12	0x03000000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN12(v)  \
		(((v) << 24) & BM_PINCTRL_MUXSEL6_BANK3_PIN12)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN11	22
#define BM_PINCTRL_MUXSEL6_BANK3_PIN11	0x00C00000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN11(v)  \
		(((v) << 22) & BM_PINCTRL_MUXSEL6_BANK3_PIN11)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN10	20
#define BM_PINCTRL_MUXSEL6_BANK3_PIN10	0x00300000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN10(v)  \
		(((v) << 20) & BM_PINCTRL_MUXSEL6_BANK3_PIN10)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN09	18
#define BM_PINCTRL_MUXSEL6_BANK3_PIN09	0x000C0000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN09(v)  \
		(((v) << 18) & BM_PINCTRL_MUXSEL6_BANK3_PIN09)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN08	16
#define BM_PINCTRL_MUXSEL6_BANK3_PIN08	0x00030000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN08(v)  \
		(((v) << 16) & BM_PINCTRL_MUXSEL6_BANK3_PIN08)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN07	14
#define BM_PINCTRL_MUXSEL6_BANK3_PIN07	0x0000C000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN07(v)  \
		(((v) << 14) & BM_PINCTRL_MUXSEL6_BANK3_PIN07)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN06	12
#define BM_PINCTRL_MUXSEL6_BANK3_PIN06	0x00003000
#define BF_PINCTRL_MUXSEL6_BANK3_PIN06(v)  \
		(((v) << 12) & BM_PINCTRL_MUXSEL6_BANK3_PIN06)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN05	10
#define BM_PINCTRL_MUXSEL6_BANK3_PIN05	0x00000C00
#define BF_PINCTRL_MUXSEL6_BANK3_PIN05(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL6_BANK3_PIN05)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN04	8
#define BM_PINCTRL_MUXSEL6_BANK3_PIN04	0x00000300
#define BF_PINCTRL_MUXSEL6_BANK3_PIN04(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL6_BANK3_PIN04)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN03	6
#define BM_PINCTRL_MUXSEL6_BANK3_PIN03	0x000000C0
#define BF_PINCTRL_MUXSEL6_BANK3_PIN03(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL6_BANK3_PIN03)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN02	4
#define BM_PINCTRL_MUXSEL6_BANK3_PIN02	0x00000030
#define BF_PINCTRL_MUXSEL6_BANK3_PIN02(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL6_BANK3_PIN02)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN01	2
#define BM_PINCTRL_MUXSEL6_BANK3_PIN01	0x0000000C
#define BF_PINCTRL_MUXSEL6_BANK3_PIN01(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL6_BANK3_PIN01)
#define BP_PINCTRL_MUXSEL6_BANK3_PIN00	0
#define BM_PINCTRL_MUXSEL6_BANK3_PIN00	0x00000003
#define BF_PINCTRL_MUXSEL6_BANK3_PIN00(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL6_BANK3_PIN00)

#define HW_PINCTRL_MUXSEL7	(0x00000170)
#define HW_PINCTRL_MUXSEL7_SET	(0x00000174)
#define HW_PINCTRL_MUXSEL7_CLR	(0x00000178)
#define HW_PINCTRL_MUXSEL7_TOG	(0x0000017c)

#define BP_PINCTRL_MUXSEL7_RSRVD0	12
#define BM_PINCTRL_MUXSEL7_RSRVD0	0xFFFFF000
#define BF_PINCTRL_MUXSEL7_RSRVD0(v) \
		(((v) << 12) & BM_PINCTRL_MUXSEL7_RSRVD0)
#define BP_PINCTRL_MUXSEL7_BANK3_PIN21	10
#define BM_PINCTRL_MUXSEL7_BANK3_PIN21	0x00000C00
#define BF_PINCTRL_MUXSEL7_BANK3_PIN21(v)  \
		(((v) << 10) & BM_PINCTRL_MUXSEL7_BANK3_PIN21)
#define BP_PINCTRL_MUXSEL7_BANK3_PIN20	8
#define BM_PINCTRL_MUXSEL7_BANK3_PIN20	0x00000300
#define BF_PINCTRL_MUXSEL7_BANK3_PIN20(v)  \
		(((v) << 8) & BM_PINCTRL_MUXSEL7_BANK3_PIN20)
#define BP_PINCTRL_MUXSEL7_BANK3_PIN19	6
#define BM_PINCTRL_MUXSEL7_BANK3_PIN19	0x000000C0
#define BF_PINCTRL_MUXSEL7_BANK3_PIN19(v)  \
		(((v) << 6) & BM_PINCTRL_MUXSEL7_BANK3_PIN19)
#define BP_PINCTRL_MUXSEL7_BANK3_PIN18	4
#define BM_PINCTRL_MUXSEL7_BANK3_PIN18	0x00000030
#define BF_PINCTRL_MUXSEL7_BANK3_PIN18(v)  \
		(((v) << 4) & BM_PINCTRL_MUXSEL7_BANK3_PIN18)
#define BP_PINCTRL_MUXSEL7_BANK3_PIN17	2
#define BM_PINCTRL_MUXSEL7_BANK3_PIN17	0x0000000C
#define BF_PINCTRL_MUXSEL7_BANK3_PIN17(v)  \
		(((v) << 2) & BM_PINCTRL_MUXSEL7_BANK3_PIN17)
#define BP_PINCTRL_MUXSEL7_BANK3_PIN16	0
#define BM_PINCTRL_MUXSEL7_BANK3_PIN16	0x00000003
#define BF_PINCTRL_MUXSEL7_BANK3_PIN16(v)  \
		(((v) << 0) & BM_PINCTRL_MUXSEL7_BANK3_PIN16)

#define HW_PINCTRL_DRIVE0	(0x00000200)
#define HW_PINCTRL_DRIVE0_SET	(0x00000204)
#define HW_PINCTRL_DRIVE0_CLR	(0x00000208)
#define HW_PINCTRL_DRIVE0_TOG	(0x0000020c)

#define BP_PINCTRL_DRIVE0_RSRVD7	30
#define BM_PINCTRL_DRIVE0_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE0_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE0_RSRVD7)
#define BP_PINCTRL_DRIVE0_BANK0_PIN07_MA	28
#define BM_PINCTRL_DRIVE0_BANK0_PIN07_MA	0x30000000
#define BF_PINCTRL_DRIVE0_BANK0_PIN07_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE0_BANK0_PIN07_MA)
#define BP_PINCTRL_DRIVE0_RSRVD6	26
#define BM_PINCTRL_DRIVE0_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE0_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE0_RSRVD6)
#define BP_PINCTRL_DRIVE0_BANK0_PIN06_MA	24
#define BM_PINCTRL_DRIVE0_BANK0_PIN06_MA	0x03000000
#define BF_PINCTRL_DRIVE0_BANK0_PIN06_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE0_BANK0_PIN06_MA)
#define BP_PINCTRL_DRIVE0_RSRVD5	22
#define BM_PINCTRL_DRIVE0_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE0_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE0_RSRVD5)
#define BP_PINCTRL_DRIVE0_BANK0_PIN05_MA	20
#define BM_PINCTRL_DRIVE0_BANK0_PIN05_MA	0x00300000
#define BF_PINCTRL_DRIVE0_BANK0_PIN05_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE0_BANK0_PIN05_MA)
#define BP_PINCTRL_DRIVE0_RSRVD4	18
#define BM_PINCTRL_DRIVE0_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE0_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE0_RSRVD4)
#define BP_PINCTRL_DRIVE0_BANK0_PIN04_MA	16
#define BM_PINCTRL_DRIVE0_BANK0_PIN04_MA	0x00030000
#define BF_PINCTRL_DRIVE0_BANK0_PIN04_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE0_BANK0_PIN04_MA)
#define BP_PINCTRL_DRIVE0_RSRVD3	14
#define BM_PINCTRL_DRIVE0_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE0_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE0_RSRVD3)
#define BP_PINCTRL_DRIVE0_BANK0_PIN03_MA	12
#define BM_PINCTRL_DRIVE0_BANK0_PIN03_MA	0x00003000
#define BF_PINCTRL_DRIVE0_BANK0_PIN03_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE0_BANK0_PIN03_MA)
#define BP_PINCTRL_DRIVE0_RSRVD2	10
#define BM_PINCTRL_DRIVE0_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE0_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE0_RSRVD2)
#define BP_PINCTRL_DRIVE0_BANK0_PIN02_MA	8
#define BM_PINCTRL_DRIVE0_BANK0_PIN02_MA	0x00000300
#define BF_PINCTRL_DRIVE0_BANK0_PIN02_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE0_BANK0_PIN02_MA)
#define BP_PINCTRL_DRIVE0_RSRVD1	6
#define BM_PINCTRL_DRIVE0_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE0_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE0_RSRVD1)
#define BP_PINCTRL_DRIVE0_BANK0_PIN01_MA	4
#define BM_PINCTRL_DRIVE0_BANK0_PIN01_MA	0x00000030
#define BF_PINCTRL_DRIVE0_BANK0_PIN01_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE0_BANK0_PIN01_MA)
#define BP_PINCTRL_DRIVE0_RSRVD0	2
#define BM_PINCTRL_DRIVE0_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE0_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE0_RSRVD0)
#define BP_PINCTRL_DRIVE0_BANK0_PIN00_MA	0
#define BM_PINCTRL_DRIVE0_BANK0_PIN00_MA	0x00000003
#define BF_PINCTRL_DRIVE0_BANK0_PIN00_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE0_BANK0_PIN00_MA)

#define HW_PINCTRL_DRIVE1	(0x00000210)
#define HW_PINCTRL_DRIVE1_SET	(0x00000214)
#define HW_PINCTRL_DRIVE1_CLR	(0x00000218)
#define HW_PINCTRL_DRIVE1_TOG	(0x0000021c)

#define BP_PINCTRL_DRIVE1_RSRVD7	30
#define BM_PINCTRL_DRIVE1_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE1_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE1_RSRVD7)
#define BP_PINCTRL_DRIVE1_BANK0_PIN15_MA	28
#define BM_PINCTRL_DRIVE1_BANK0_PIN15_MA	0x30000000
#define BF_PINCTRL_DRIVE1_BANK0_PIN15_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE1_BANK0_PIN15_MA)
#define BP_PINCTRL_DRIVE1_RSRVD6	26
#define BM_PINCTRL_DRIVE1_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE1_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE1_RSRVD6)
#define BP_PINCTRL_DRIVE1_BANK0_PIN14_MA	24
#define BM_PINCTRL_DRIVE1_BANK0_PIN14_MA	0x03000000
#define BF_PINCTRL_DRIVE1_BANK0_PIN14_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE1_BANK0_PIN14_MA)
#define BP_PINCTRL_DRIVE1_RSRVD5	22
#define BM_PINCTRL_DRIVE1_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE1_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE1_RSRVD5)
#define BP_PINCTRL_DRIVE1_BANK0_PIN13_MA	20
#define BM_PINCTRL_DRIVE1_BANK0_PIN13_MA	0x00300000
#define BF_PINCTRL_DRIVE1_BANK0_PIN13_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE1_BANK0_PIN13_MA)
#define BP_PINCTRL_DRIVE1_RSRVD4	18
#define BM_PINCTRL_DRIVE1_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE1_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE1_RSRVD4)
#define BP_PINCTRL_DRIVE1_BANK0_PIN12_MA	16
#define BM_PINCTRL_DRIVE1_BANK0_PIN12_MA	0x00030000
#define BF_PINCTRL_DRIVE1_BANK0_PIN12_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE1_BANK0_PIN12_MA)
#define BP_PINCTRL_DRIVE1_RSRVD3	14
#define BM_PINCTRL_DRIVE1_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE1_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE1_RSRVD3)
#define BP_PINCTRL_DRIVE1_BANK0_PIN11_MA	12
#define BM_PINCTRL_DRIVE1_BANK0_PIN11_MA	0x00003000
#define BF_PINCTRL_DRIVE1_BANK0_PIN11_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE1_BANK0_PIN11_MA)
#define BP_PINCTRL_DRIVE1_RSRVD2	10
#define BM_PINCTRL_DRIVE1_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE1_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE1_RSRVD2)
#define BP_PINCTRL_DRIVE1_BANK0_PIN10_MA	8
#define BM_PINCTRL_DRIVE1_BANK0_PIN10_MA	0x00000300
#define BF_PINCTRL_DRIVE1_BANK0_PIN10_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE1_BANK0_PIN10_MA)
#define BP_PINCTRL_DRIVE1_RSRVD1	6
#define BM_PINCTRL_DRIVE1_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE1_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE1_RSRVD1)
#define BP_PINCTRL_DRIVE1_BANK0_PIN09_MA	4
#define BM_PINCTRL_DRIVE1_BANK0_PIN09_MA	0x00000030
#define BF_PINCTRL_DRIVE1_BANK0_PIN09_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE1_BANK0_PIN09_MA)
#define BP_PINCTRL_DRIVE1_RSRVD0	2
#define BM_PINCTRL_DRIVE1_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE1_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE1_RSRVD0)
#define BP_PINCTRL_DRIVE1_BANK0_PIN08_MA	0
#define BM_PINCTRL_DRIVE1_BANK0_PIN08_MA	0x00000003
#define BF_PINCTRL_DRIVE1_BANK0_PIN08_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE1_BANK0_PIN08_MA)

#define HW_PINCTRL_DRIVE2	(0x00000220)
#define HW_PINCTRL_DRIVE2_SET	(0x00000224)
#define HW_PINCTRL_DRIVE2_CLR	(0x00000228)
#define HW_PINCTRL_DRIVE2_TOG	(0x0000022c)

#define BP_PINCTRL_DRIVE2_RSRVD7	30
#define BM_PINCTRL_DRIVE2_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE2_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE2_RSRVD7)
#define BP_PINCTRL_DRIVE2_BANK0_PIN23_MA	28
#define BM_PINCTRL_DRIVE2_BANK0_PIN23_MA	0x30000000
#define BF_PINCTRL_DRIVE2_BANK0_PIN23_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE2_BANK0_PIN23_MA)
#define BP_PINCTRL_DRIVE2_RSRVD6	26
#define BM_PINCTRL_DRIVE2_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE2_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE2_RSRVD6)
#define BP_PINCTRL_DRIVE2_BANK0_PIN22_MA	24
#define BM_PINCTRL_DRIVE2_BANK0_PIN22_MA	0x03000000
#define BF_PINCTRL_DRIVE2_BANK0_PIN22_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE2_BANK0_PIN22_MA)
#define BP_PINCTRL_DRIVE2_RSRVD5	22
#define BM_PINCTRL_DRIVE2_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE2_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE2_RSRVD5)
#define BP_PINCTRL_DRIVE2_BANK0_PIN21_MA	20
#define BM_PINCTRL_DRIVE2_BANK0_PIN21_MA	0x00300000
#define BF_PINCTRL_DRIVE2_BANK0_PIN21_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE2_BANK0_PIN21_MA)
#define BP_PINCTRL_DRIVE2_RSRVD4	18
#define BM_PINCTRL_DRIVE2_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE2_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE2_RSRVD4)
#define BP_PINCTRL_DRIVE2_BANK0_PIN20_MA	16
#define BM_PINCTRL_DRIVE2_BANK0_PIN20_MA	0x00030000
#define BF_PINCTRL_DRIVE2_BANK0_PIN20_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE2_BANK0_PIN20_MA)
#define BP_PINCTRL_DRIVE2_RSRVD3	14
#define BM_PINCTRL_DRIVE2_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE2_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE2_RSRVD3)
#define BP_PINCTRL_DRIVE2_BANK0_PIN19_MA	12
#define BM_PINCTRL_DRIVE2_BANK0_PIN19_MA	0x00003000
#define BF_PINCTRL_DRIVE2_BANK0_PIN19_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE2_BANK0_PIN19_MA)
#define BP_PINCTRL_DRIVE2_RSRVD2	10
#define BM_PINCTRL_DRIVE2_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE2_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE2_RSRVD2)
#define BP_PINCTRL_DRIVE2_BANK0_PIN18_MA	8
#define BM_PINCTRL_DRIVE2_BANK0_PIN18_MA	0x00000300
#define BF_PINCTRL_DRIVE2_BANK0_PIN18_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE2_BANK0_PIN18_MA)
#define BP_PINCTRL_DRIVE2_RSRVD1	6
#define BM_PINCTRL_DRIVE2_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE2_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE2_RSRVD1)
#define BP_PINCTRL_DRIVE2_BANK0_PIN17_MA	4
#define BM_PINCTRL_DRIVE2_BANK0_PIN17_MA	0x00000030
#define BF_PINCTRL_DRIVE2_BANK0_PIN17_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE2_BANK0_PIN17_MA)
#define BP_PINCTRL_DRIVE2_RSRVD0	2
#define BM_PINCTRL_DRIVE2_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE2_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE2_RSRVD0)
#define BP_PINCTRL_DRIVE2_BANK0_PIN16_MA	0
#define BM_PINCTRL_DRIVE2_BANK0_PIN16_MA	0x00000003
#define BF_PINCTRL_DRIVE2_BANK0_PIN16_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE2_BANK0_PIN16_MA)

#define HW_PINCTRL_DRIVE3	(0x00000230)
#define HW_PINCTRL_DRIVE3_SET	(0x00000234)
#define HW_PINCTRL_DRIVE3_CLR	(0x00000238)
#define HW_PINCTRL_DRIVE3_TOG	(0x0000023c)

#define BP_PINCTRL_DRIVE3_RSRVD7	30
#define BM_PINCTRL_DRIVE3_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE3_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE3_RSRVD7)
#define BP_PINCTRL_DRIVE3_BANK0_PIN31_MA	28
#define BM_PINCTRL_DRIVE3_BANK0_PIN31_MA	0x30000000
#define BF_PINCTRL_DRIVE3_BANK0_PIN31_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE3_BANK0_PIN31_MA)
#define BP_PINCTRL_DRIVE3_RSRVD6	26
#define BM_PINCTRL_DRIVE3_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE3_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE3_RSRVD6)
#define BP_PINCTRL_DRIVE3_BANK0_PIN30_MA	24
#define BM_PINCTRL_DRIVE3_BANK0_PIN30_MA	0x03000000
#define BF_PINCTRL_DRIVE3_BANK0_PIN30_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE3_BANK0_PIN30_MA)
#define BP_PINCTRL_DRIVE3_RSRVD5	22
#define BM_PINCTRL_DRIVE3_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE3_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE3_RSRVD5)
#define BP_PINCTRL_DRIVE3_BANK0_PIN29_MA	20
#define BM_PINCTRL_DRIVE3_BANK0_PIN29_MA	0x00300000
#define BF_PINCTRL_DRIVE3_BANK0_PIN29_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE3_BANK0_PIN29_MA)
#define BP_PINCTRL_DRIVE3_RSRVD4	18
#define BM_PINCTRL_DRIVE3_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE3_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE3_RSRVD4)
#define BP_PINCTRL_DRIVE3_BANK0_PIN28_MA	16
#define BM_PINCTRL_DRIVE3_BANK0_PIN28_MA	0x00030000
#define BF_PINCTRL_DRIVE3_BANK0_PIN28_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE3_BANK0_PIN28_MA)
#define BP_PINCTRL_DRIVE3_RSRVD3	14
#define BM_PINCTRL_DRIVE3_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE3_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE3_RSRVD3)
#define BP_PINCTRL_DRIVE3_BANK0_PIN27_MA	12
#define BM_PINCTRL_DRIVE3_BANK0_PIN27_MA	0x00003000
#define BF_PINCTRL_DRIVE3_BANK0_PIN27_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE3_BANK0_PIN27_MA)
#define BP_PINCTRL_DRIVE3_RSRVD2	10
#define BM_PINCTRL_DRIVE3_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE3_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE3_RSRVD2)
#define BP_PINCTRL_DRIVE3_BANK0_PIN26_MA	8
#define BM_PINCTRL_DRIVE3_BANK0_PIN26_MA	0x00000300
#define BF_PINCTRL_DRIVE3_BANK0_PIN26_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE3_BANK0_PIN26_MA)
#define BP_PINCTRL_DRIVE3_RSRVD1	6
#define BM_PINCTRL_DRIVE3_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE3_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE3_RSRVD1)
#define BP_PINCTRL_DRIVE3_BANK0_PIN25_MA	4
#define BM_PINCTRL_DRIVE3_BANK0_PIN25_MA	0x00000030
#define BF_PINCTRL_DRIVE3_BANK0_PIN25_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE3_BANK0_PIN25_MA)
#define BP_PINCTRL_DRIVE3_RSRVD0	2
#define BM_PINCTRL_DRIVE3_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE3_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE3_RSRVD0)
#define BP_PINCTRL_DRIVE3_BANK0_PIN24_MA	0
#define BM_PINCTRL_DRIVE3_BANK0_PIN24_MA	0x00000003
#define BF_PINCTRL_DRIVE3_BANK0_PIN24_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE3_BANK0_PIN24_MA)

#define HW_PINCTRL_DRIVE4	(0x00000240)
#define HW_PINCTRL_DRIVE4_SET	(0x00000244)
#define HW_PINCTRL_DRIVE4_CLR	(0x00000248)
#define HW_PINCTRL_DRIVE4_TOG	(0x0000024c)

#define BP_PINCTRL_DRIVE4_RSRVD7	30
#define BM_PINCTRL_DRIVE4_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE4_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE4_RSRVD7)
#define BP_PINCTRL_DRIVE4_BANK1_PIN07_MA	28
#define BM_PINCTRL_DRIVE4_BANK1_PIN07_MA	0x30000000
#define BF_PINCTRL_DRIVE4_BANK1_PIN07_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE4_BANK1_PIN07_MA)
#define BP_PINCTRL_DRIVE4_RSRVD6	26
#define BM_PINCTRL_DRIVE4_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE4_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE4_RSRVD6)
#define BP_PINCTRL_DRIVE4_BANK1_PIN06_MA	24
#define BM_PINCTRL_DRIVE4_BANK1_PIN06_MA	0x03000000
#define BF_PINCTRL_DRIVE4_BANK1_PIN06_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE4_BANK1_PIN06_MA)
#define BP_PINCTRL_DRIVE4_RSRVD5	22
#define BM_PINCTRL_DRIVE4_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE4_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE4_RSRVD5)
#define BP_PINCTRL_DRIVE4_BANK1_PIN05_MA	20
#define BM_PINCTRL_DRIVE4_BANK1_PIN05_MA	0x00300000
#define BF_PINCTRL_DRIVE4_BANK1_PIN05_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE4_BANK1_PIN05_MA)
#define BP_PINCTRL_DRIVE4_RSRVD4	18
#define BM_PINCTRL_DRIVE4_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE4_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE4_RSRVD4)
#define BP_PINCTRL_DRIVE4_BANK1_PIN04_MA	16
#define BM_PINCTRL_DRIVE4_BANK1_PIN04_MA	0x00030000
#define BF_PINCTRL_DRIVE4_BANK1_PIN04_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE4_BANK1_PIN04_MA)
#define BP_PINCTRL_DRIVE4_RSRVD3	14
#define BM_PINCTRL_DRIVE4_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE4_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE4_RSRVD3)
#define BP_PINCTRL_DRIVE4_BANK1_PIN03_MA	12
#define BM_PINCTRL_DRIVE4_BANK1_PIN03_MA	0x00003000
#define BF_PINCTRL_DRIVE4_BANK1_PIN03_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE4_BANK1_PIN03_MA)
#define BP_PINCTRL_DRIVE4_RSRVD2	10
#define BM_PINCTRL_DRIVE4_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE4_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE4_RSRVD2)
#define BP_PINCTRL_DRIVE4_BANK1_PIN02_MA	8
#define BM_PINCTRL_DRIVE4_BANK1_PIN02_MA	0x00000300
#define BF_PINCTRL_DRIVE4_BANK1_PIN02_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE4_BANK1_PIN02_MA)
#define BP_PINCTRL_DRIVE4_RSRVD1	6
#define BM_PINCTRL_DRIVE4_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE4_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE4_RSRVD1)
#define BP_PINCTRL_DRIVE4_BANK1_PIN01_MA	4
#define BM_PINCTRL_DRIVE4_BANK1_PIN01_MA	0x00000030
#define BF_PINCTRL_DRIVE4_BANK1_PIN01_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE4_BANK1_PIN01_MA)
#define BP_PINCTRL_DRIVE4_RSRVD0	2
#define BM_PINCTRL_DRIVE4_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE4_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE4_RSRVD0)
#define BP_PINCTRL_DRIVE4_BANK1_PIN00_MA	0
#define BM_PINCTRL_DRIVE4_BANK1_PIN00_MA	0x00000003
#define BF_PINCTRL_DRIVE4_BANK1_PIN00_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE4_BANK1_PIN00_MA)

#define HW_PINCTRL_DRIVE5	(0x00000250)
#define HW_PINCTRL_DRIVE5_SET	(0x00000254)
#define HW_PINCTRL_DRIVE5_CLR	(0x00000258)
#define HW_PINCTRL_DRIVE5_TOG	(0x0000025c)

#define BP_PINCTRL_DRIVE5_RSRVD7	30
#define BM_PINCTRL_DRIVE5_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE5_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE5_RSRVD7)
#define BP_PINCTRL_DRIVE5_BANK1_PIN15_MA	28
#define BM_PINCTRL_DRIVE5_BANK1_PIN15_MA	0x30000000
#define BF_PINCTRL_DRIVE5_BANK1_PIN15_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE5_BANK1_PIN15_MA)
#define BP_PINCTRL_DRIVE5_RSRVD6	26
#define BM_PINCTRL_DRIVE5_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE5_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE5_RSRVD6)
#define BP_PINCTRL_DRIVE5_BANK1_PIN14_MA	24
#define BM_PINCTRL_DRIVE5_BANK1_PIN14_MA	0x03000000
#define BF_PINCTRL_DRIVE5_BANK1_PIN14_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE5_BANK1_PIN14_MA)
#define BP_PINCTRL_DRIVE5_RSRVD5	22
#define BM_PINCTRL_DRIVE5_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE5_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE5_RSRVD5)
#define BP_PINCTRL_DRIVE5_BANK1_PIN13_MA	20
#define BM_PINCTRL_DRIVE5_BANK1_PIN13_MA	0x00300000
#define BF_PINCTRL_DRIVE5_BANK1_PIN13_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE5_BANK1_PIN13_MA)
#define BP_PINCTRL_DRIVE5_RSRVD4	18
#define BM_PINCTRL_DRIVE5_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE5_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE5_RSRVD4)
#define BP_PINCTRL_DRIVE5_BANK1_PIN12_MA	16
#define BM_PINCTRL_DRIVE5_BANK1_PIN12_MA	0x00030000
#define BF_PINCTRL_DRIVE5_BANK1_PIN12_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE5_BANK1_PIN12_MA)
#define BP_PINCTRL_DRIVE5_RSRVD3	14
#define BM_PINCTRL_DRIVE5_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE5_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE5_RSRVD3)
#define BP_PINCTRL_DRIVE5_BANK1_PIN11_MA	12
#define BM_PINCTRL_DRIVE5_BANK1_PIN11_MA	0x00003000
#define BF_PINCTRL_DRIVE5_BANK1_PIN11_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE5_BANK1_PIN11_MA)
#define BP_PINCTRL_DRIVE5_RSRVD2	10
#define BM_PINCTRL_DRIVE5_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE5_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE5_RSRVD2)
#define BP_PINCTRL_DRIVE5_BANK1_PIN10_MA	8
#define BM_PINCTRL_DRIVE5_BANK1_PIN10_MA	0x00000300
#define BF_PINCTRL_DRIVE5_BANK1_PIN10_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE5_BANK1_PIN10_MA)
#define BP_PINCTRL_DRIVE5_RSRVD1	6
#define BM_PINCTRL_DRIVE5_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE5_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE5_RSRVD1)
#define BP_PINCTRL_DRIVE5_BANK1_PIN09_MA	4
#define BM_PINCTRL_DRIVE5_BANK1_PIN09_MA	0x00000030
#define BF_PINCTRL_DRIVE5_BANK1_PIN09_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE5_BANK1_PIN09_MA)
#define BP_PINCTRL_DRIVE5_RSRVD0	2
#define BM_PINCTRL_DRIVE5_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE5_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE5_RSRVD0)
#define BP_PINCTRL_DRIVE5_BANK1_PIN08_MA	0
#define BM_PINCTRL_DRIVE5_BANK1_PIN08_MA	0x00000003
#define BF_PINCTRL_DRIVE5_BANK1_PIN08_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE5_BANK1_PIN08_MA)

#define HW_PINCTRL_DRIVE6	(0x00000260)
#define HW_PINCTRL_DRIVE6_SET	(0x00000264)
#define HW_PINCTRL_DRIVE6_CLR	(0x00000268)
#define HW_PINCTRL_DRIVE6_TOG	(0x0000026c)

#define BP_PINCTRL_DRIVE6_RSRVD7	30
#define BM_PINCTRL_DRIVE6_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE6_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE6_RSRVD7)
#define BP_PINCTRL_DRIVE6_BANK1_PIN23_MA	28
#define BM_PINCTRL_DRIVE6_BANK1_PIN23_MA	0x30000000
#define BF_PINCTRL_DRIVE6_BANK1_PIN23_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE6_BANK1_PIN23_MA)
#define BP_PINCTRL_DRIVE6_RSRVD6	26
#define BM_PINCTRL_DRIVE6_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE6_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE6_RSRVD6)
#define BP_PINCTRL_DRIVE6_BANK1_PIN22_MA	24
#define BM_PINCTRL_DRIVE6_BANK1_PIN22_MA	0x03000000
#define BF_PINCTRL_DRIVE6_BANK1_PIN22_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE6_BANK1_PIN22_MA)
#define BP_PINCTRL_DRIVE6_RSRVD5	22
#define BM_PINCTRL_DRIVE6_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE6_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE6_RSRVD5)
#define BP_PINCTRL_DRIVE6_BANK1_PIN21_MA	20
#define BM_PINCTRL_DRIVE6_BANK1_PIN21_MA	0x00300000
#define BF_PINCTRL_DRIVE6_BANK1_PIN21_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE6_BANK1_PIN21_MA)
#define BP_PINCTRL_DRIVE6_RSRVD4	18
#define BM_PINCTRL_DRIVE6_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE6_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE6_RSRVD4)
#define BP_PINCTRL_DRIVE6_BANK1_PIN20_MA	16
#define BM_PINCTRL_DRIVE6_BANK1_PIN20_MA	0x00030000
#define BF_PINCTRL_DRIVE6_BANK1_PIN20_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE6_BANK1_PIN20_MA)
#define BP_PINCTRL_DRIVE6_RSRVD3	14
#define BM_PINCTRL_DRIVE6_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE6_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE6_RSRVD3)
#define BP_PINCTRL_DRIVE6_BANK1_PIN19_MA	12
#define BM_PINCTRL_DRIVE6_BANK1_PIN19_MA	0x00003000
#define BF_PINCTRL_DRIVE6_BANK1_PIN19_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE6_BANK1_PIN19_MA)
#define BP_PINCTRL_DRIVE6_RSRVD2	10
#define BM_PINCTRL_DRIVE6_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE6_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE6_RSRVD2)
#define BP_PINCTRL_DRIVE6_BANK1_PIN18_MA	8
#define BM_PINCTRL_DRIVE6_BANK1_PIN18_MA	0x00000300
#define BF_PINCTRL_DRIVE6_BANK1_PIN18_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE6_BANK1_PIN18_MA)
#define BP_PINCTRL_DRIVE6_RSRVD1	6
#define BM_PINCTRL_DRIVE6_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE6_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE6_RSRVD1)
#define BP_PINCTRL_DRIVE6_BANK1_PIN17_MA	4
#define BM_PINCTRL_DRIVE6_BANK1_PIN17_MA	0x00000030
#define BF_PINCTRL_DRIVE6_BANK1_PIN17_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE6_BANK1_PIN17_MA)
#define BP_PINCTRL_DRIVE6_RSRVD0	2
#define BM_PINCTRL_DRIVE6_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE6_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE6_RSRVD0)
#define BP_PINCTRL_DRIVE6_BANK1_PIN16_MA	0
#define BM_PINCTRL_DRIVE6_BANK1_PIN16_MA	0x00000003
#define BF_PINCTRL_DRIVE6_BANK1_PIN16_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE6_BANK1_PIN16_MA)

#define HW_PINCTRL_DRIVE7	(0x00000270)
#define HW_PINCTRL_DRIVE7_SET	(0x00000274)
#define HW_PINCTRL_DRIVE7_CLR	(0x00000278)
#define HW_PINCTRL_DRIVE7_TOG	(0x0000027c)

#define BP_PINCTRL_DRIVE7_RSRVD7	28
#define BM_PINCTRL_DRIVE7_RSRVD7	0xF0000000
#define BF_PINCTRL_DRIVE7_RSRVD7(v) \
		(((v) << 28) & BM_PINCTRL_DRIVE7_RSRVD7)
#define BP_PINCTRL_DRIVE7_RSRVD6	26
#define BM_PINCTRL_DRIVE7_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE7_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE7_RSRVD6)
#define BP_PINCTRL_DRIVE7_BANK1_PIN30_MA	24
#define BM_PINCTRL_DRIVE7_BANK1_PIN30_MA	0x03000000
#define BF_PINCTRL_DRIVE7_BANK1_PIN30_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE7_BANK1_PIN30_MA)
#define BP_PINCTRL_DRIVE7_RSRVD5	22
#define BM_PINCTRL_DRIVE7_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE7_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE7_RSRVD5)
#define BP_PINCTRL_DRIVE7_BANK1_PIN29_MA	20
#define BM_PINCTRL_DRIVE7_BANK1_PIN29_MA	0x00300000
#define BF_PINCTRL_DRIVE7_BANK1_PIN29_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE7_BANK1_PIN29_MA)
#define BP_PINCTRL_DRIVE7_RSRVD4	18
#define BM_PINCTRL_DRIVE7_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE7_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE7_RSRVD4)
#define BP_PINCTRL_DRIVE7_BANK1_PIN28_MA	16
#define BM_PINCTRL_DRIVE7_BANK1_PIN28_MA	0x00030000
#define BF_PINCTRL_DRIVE7_BANK1_PIN28_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE7_BANK1_PIN28_MA)
#define BP_PINCTRL_DRIVE7_RSRVD3	14
#define BM_PINCTRL_DRIVE7_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE7_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE7_RSRVD3)
#define BP_PINCTRL_DRIVE7_BANK1_PIN27_MA	12
#define BM_PINCTRL_DRIVE7_BANK1_PIN27_MA	0x00003000
#define BF_PINCTRL_DRIVE7_BANK1_PIN27_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE7_BANK1_PIN27_MA)
#define BP_PINCTRL_DRIVE7_RSRVD2	10
#define BM_PINCTRL_DRIVE7_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE7_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE7_RSRVD2)
#define BP_PINCTRL_DRIVE7_BANK1_PIN26_MA	8
#define BM_PINCTRL_DRIVE7_BANK1_PIN26_MA	0x00000300
#define BF_PINCTRL_DRIVE7_BANK1_PIN26_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE7_BANK1_PIN26_MA)
#define BP_PINCTRL_DRIVE7_RSRVD1	6
#define BM_PINCTRL_DRIVE7_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE7_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE7_RSRVD1)
#define BP_PINCTRL_DRIVE7_BANK1_PIN25_MA	4
#define BM_PINCTRL_DRIVE7_BANK1_PIN25_MA	0x00000030
#define BF_PINCTRL_DRIVE7_BANK1_PIN25_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE7_BANK1_PIN25_MA)
#define BP_PINCTRL_DRIVE7_RSRVD0	2
#define BM_PINCTRL_DRIVE7_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE7_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE7_RSRVD0)
#define BP_PINCTRL_DRIVE7_BANK1_PIN24_MA	0
#define BM_PINCTRL_DRIVE7_BANK1_PIN24_MA	0x00000003
#define BF_PINCTRL_DRIVE7_BANK1_PIN24_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE7_BANK1_PIN24_MA)

#define HW_PINCTRL_DRIVE8	(0x00000280)
#define HW_PINCTRL_DRIVE8_SET	(0x00000284)
#define HW_PINCTRL_DRIVE8_CLR	(0x00000288)
#define HW_PINCTRL_DRIVE8_TOG	(0x0000028c)

#define BP_PINCTRL_DRIVE8_RSRVD7	30
#define BM_PINCTRL_DRIVE8_RSRVD7	0xC0000000
#define BF_PINCTRL_DRIVE8_RSRVD7(v) \
		(((v) << 30) & BM_PINCTRL_DRIVE8_RSRVD7)
#define BP_PINCTRL_DRIVE8_BANK2_PIN07_MA	28
#define BM_PINCTRL_DRIVE8_BANK2_PIN07_MA	0x30000000
#define BF_PINCTRL_DRIVE8_BANK2_PIN07_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE8_BANK2_PIN07_MA)
#define BP_PINCTRL_DRIVE8_RSRVD6	26
#define BM_PINCTRL_DRIVE8_RSRVD6	0x0C000000
#define BF_PINCTRL_DRIVE8_RSRVD6(v)  \
		(((v) << 26) & BM_PINCTRL_DRIVE8_RSRVD6)
#define BP_PINCTRL_DRIVE8_BANK2_PIN06_MA	24
#define BM_PINCTRL_DRIVE8_BANK2_PIN06_MA	0x03000000
#define BF_PINCTRL_DRIVE8_BANK2_PIN06_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE8_BANK2_PIN06_MA)
#define BP_PINCTRL_DRIVE8_RSRVD5	22
#define BM_PINCTRL_DRIVE8_RSRVD5	0x00C00000
#define BF_PINCTRL_DRIVE8_RSRVD5(v)  \
		(((v) << 22) & BM_PINCTRL_DRIVE8_RSRVD5)
#define BP_PINCTRL_DRIVE8_BANK2_PIN05_MA	20
#define BM_PINCTRL_DRIVE8_BANK2_PIN05_MA	0x00300000
#define BF_PINCTRL_DRIVE8_BANK2_PIN05_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE8_BANK2_PIN05_MA)
#define BP_PINCTRL_DRIVE8_RSRVD4	18
#define BM_PINCTRL_DRIVE8_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE8_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE8_RSRVD4)
#define BP_PINCTRL_DRIVE8_BANK2_PIN04_MA	16
#define BM_PINCTRL_DRIVE8_BANK2_PIN04_MA	0x00030000
#define BF_PINCTRL_DRIVE8_BANK2_PIN04_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE8_BANK2_PIN04_MA)
#define BP_PINCTRL_DRIVE8_RSRVD3	14
#define BM_PINCTRL_DRIVE8_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE8_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE8_RSRVD3)
#define BP_PINCTRL_DRIVE8_BANK2_PIN03_MA	12
#define BM_PINCTRL_DRIVE8_BANK2_PIN03_MA	0x00003000
#define BF_PINCTRL_DRIVE8_BANK2_PIN03_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE8_BANK2_PIN03_MA)
#define BP_PINCTRL_DRIVE8_RSRVD2	10
#define BM_PINCTRL_DRIVE8_RSRVD2	0x00000C00
#define BF_PINCTRL_DRIVE8_RSRVD2(v)  \
		(((v) << 10) & BM_PINCTRL_DRIVE8_RSRVD2)
#define BP_PINCTRL_DRIVE8_BANK2_PIN02_MA	8
#define BM_PINCTRL_DRIVE8_BANK2_PIN02_MA	0x00000300
#define BF_PINCTRL_DRIVE8_BANK2_PIN02_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE8_BANK2_PIN02_MA)
#define BP_PINCTRL_DRIVE8_RSRVD1	6
#define BM_PINCTRL_DRIVE8_RSRVD1	0x000000C0
#define BF_PINCTRL_DRIVE8_RSRVD1(v)  \
		(((v) << 6) & BM_PINCTRL_DRIVE8_RSRVD1)
#define BP_PINCTRL_DRIVE8_BANK2_PIN01_MA	4
#define BM_PINCTRL_DRIVE8_BANK2_PIN01_MA	0x00000030
#define BF_PINCTRL_DRIVE8_BANK2_PIN01_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE8_BANK2_PIN01_MA)
#define BP_PINCTRL_DRIVE8_RSRVD0	2
#define BM_PINCTRL_DRIVE8_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE8_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE8_RSRVD0)
#define BP_PINCTRL_DRIVE8_BANK2_PIN00_MA	0
#define BM_PINCTRL_DRIVE8_BANK2_PIN00_MA	0x00000003
#define BF_PINCTRL_DRIVE8_BANK2_PIN00_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE8_BANK2_PIN00_MA)

#define HW_PINCTRL_DRIVE9	(0x00000290)
#define HW_PINCTRL_DRIVE9_SET	(0x00000294)
#define HW_PINCTRL_DRIVE9_CLR	(0x00000298)
#define HW_PINCTRL_DRIVE9_TOG	(0x0000029c)

#define BM_PINCTRL_DRIVE9_RSRVD7	0x80000000
#define BM_PINCTRL_DRIVE9_BANK2_PIN15_V	0x40000000
#define BP_PINCTRL_DRIVE9_BANK2_PIN15_MA	28
#define BM_PINCTRL_DRIVE9_BANK2_PIN15_MA	0x30000000
#define BF_PINCTRL_DRIVE9_BANK2_PIN15_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE9_BANK2_PIN15_MA)
#define BM_PINCTRL_DRIVE9_RSRVD6	0x08000000
#define BM_PINCTRL_DRIVE9_BANK2_PIN14_V	0x04000000
#define BP_PINCTRL_DRIVE9_BANK2_PIN14_MA	24
#define BM_PINCTRL_DRIVE9_BANK2_PIN14_MA	0x03000000
#define BF_PINCTRL_DRIVE9_BANK2_PIN14_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE9_BANK2_PIN14_MA)
#define BM_PINCTRL_DRIVE9_RSRVD5	0x00800000
#define BM_PINCTRL_DRIVE9_BANK2_PIN13_V	0x00400000
#define BP_PINCTRL_DRIVE9_BANK2_PIN13_MA	20
#define BM_PINCTRL_DRIVE9_BANK2_PIN13_MA	0x00300000
#define BF_PINCTRL_DRIVE9_BANK2_PIN13_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE9_BANK2_PIN13_MA)
#define BM_PINCTRL_DRIVE9_RSRVD4	0x00080000
#define BM_PINCTRL_DRIVE9_BANK2_PIN12_V	0x00040000
#define BP_PINCTRL_DRIVE9_BANK2_PIN12_MA	16
#define BM_PINCTRL_DRIVE9_BANK2_PIN12_MA	0x00030000
#define BF_PINCTRL_DRIVE9_BANK2_PIN12_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE9_BANK2_PIN12_MA)
#define BM_PINCTRL_DRIVE9_RSRVD3	0x00008000
#define BM_PINCTRL_DRIVE9_BANK2_PIN11_V	0x00004000
#define BP_PINCTRL_DRIVE9_BANK2_PIN11_MA	12
#define BM_PINCTRL_DRIVE9_BANK2_PIN11_MA	0x00003000
#define BF_PINCTRL_DRIVE9_BANK2_PIN11_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE9_BANK2_PIN11_MA)
#define BM_PINCTRL_DRIVE9_RSRVD2	0x00000800
#define BM_PINCTRL_DRIVE9_BANK2_PIN10_V	0x00000400
#define BP_PINCTRL_DRIVE9_BANK2_PIN10_MA	8
#define BM_PINCTRL_DRIVE9_BANK2_PIN10_MA	0x00000300
#define BF_PINCTRL_DRIVE9_BANK2_PIN10_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE9_BANK2_PIN10_MA)
#define BM_PINCTRL_DRIVE9_RSRVD1	0x00000080
#define BM_PINCTRL_DRIVE9_BANK2_PIN09_V	0x00000040
#define BP_PINCTRL_DRIVE9_BANK2_PIN09_MA	4
#define BM_PINCTRL_DRIVE9_BANK2_PIN09_MA	0x00000030
#define BF_PINCTRL_DRIVE9_BANK2_PIN09_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE9_BANK2_PIN09_MA)
#define BP_PINCTRL_DRIVE9_RSRVD0	2
#define BM_PINCTRL_DRIVE9_RSRVD0	0x0000000C
#define BF_PINCTRL_DRIVE9_RSRVD0(v)  \
		(((v) << 2) & BM_PINCTRL_DRIVE9_RSRVD0)
#define BP_PINCTRL_DRIVE9_BANK2_PIN08_MA	0
#define BM_PINCTRL_DRIVE9_BANK2_PIN08_MA	0x00000003
#define BF_PINCTRL_DRIVE9_BANK2_PIN08_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE9_BANK2_PIN08_MA)

#define HW_PINCTRL_DRIVE10	(0x000002a0)
#define HW_PINCTRL_DRIVE10_SET	(0x000002a4)
#define HW_PINCTRL_DRIVE10_CLR	(0x000002a8)
#define HW_PINCTRL_DRIVE10_TOG	(0x000002ac)

#define BM_PINCTRL_DRIVE10_RSRVD7	0x80000000
#define BM_PINCTRL_DRIVE10_BANK2_PIN23_V	0x40000000
#define BP_PINCTRL_DRIVE10_BANK2_PIN23_MA	28
#define BM_PINCTRL_DRIVE10_BANK2_PIN23_MA	0x30000000
#define BF_PINCTRL_DRIVE10_BANK2_PIN23_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE10_BANK2_PIN23_MA)
#define BM_PINCTRL_DRIVE10_RSRVD6	0x08000000
#define BM_PINCTRL_DRIVE10_BANK2_PIN22_V	0x04000000
#define BP_PINCTRL_DRIVE10_BANK2_PIN22_MA	24
#define BM_PINCTRL_DRIVE10_BANK2_PIN22_MA	0x03000000
#define BF_PINCTRL_DRIVE10_BANK2_PIN22_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE10_BANK2_PIN22_MA)
#define BM_PINCTRL_DRIVE10_RSRVD5	0x00800000
#define BM_PINCTRL_DRIVE10_BANK2_PIN21_V	0x00400000
#define BP_PINCTRL_DRIVE10_BANK2_PIN21_MA	20
#define BM_PINCTRL_DRIVE10_BANK2_PIN21_MA	0x00300000
#define BF_PINCTRL_DRIVE10_BANK2_PIN21_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE10_BANK2_PIN21_MA)
#define BM_PINCTRL_DRIVE10_RSRVD4	0x00080000
#define BM_PINCTRL_DRIVE10_BANK2_PIN20_V	0x00040000
#define BP_PINCTRL_DRIVE10_BANK2_PIN20_MA	16
#define BM_PINCTRL_DRIVE10_BANK2_PIN20_MA	0x00030000
#define BF_PINCTRL_DRIVE10_BANK2_PIN20_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE10_BANK2_PIN20_MA)
#define BM_PINCTRL_DRIVE10_RSRVD3	0x00008000
#define BM_PINCTRL_DRIVE10_BANK2_PIN19_V	0x00004000
#define BP_PINCTRL_DRIVE10_BANK2_PIN19_MA	12
#define BM_PINCTRL_DRIVE10_BANK2_PIN19_MA	0x00003000
#define BF_PINCTRL_DRIVE10_BANK2_PIN19_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE10_BANK2_PIN19_MA)
#define BM_PINCTRL_DRIVE10_RSRVD2	0x00000800
#define BM_PINCTRL_DRIVE10_BANK2_PIN18_V	0x00000400
#define BP_PINCTRL_DRIVE10_BANK2_PIN18_MA	8
#define BM_PINCTRL_DRIVE10_BANK2_PIN18_MA	0x00000300
#define BF_PINCTRL_DRIVE10_BANK2_PIN18_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE10_BANK2_PIN18_MA)
#define BM_PINCTRL_DRIVE10_RSRVD1	0x00000080
#define BM_PINCTRL_DRIVE10_BANK2_PIN17_V	0x00000040
#define BP_PINCTRL_DRIVE10_BANK2_PIN17_MA	4
#define BM_PINCTRL_DRIVE10_BANK2_PIN17_MA	0x00000030
#define BF_PINCTRL_DRIVE10_BANK2_PIN17_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE10_BANK2_PIN17_MA)
#define BM_PINCTRL_DRIVE10_RSRVD0	0x00000008
#define BM_PINCTRL_DRIVE10_BANK2_PIN16_V	0x00000004
#define BP_PINCTRL_DRIVE10_BANK2_PIN16_MA	0
#define BM_PINCTRL_DRIVE10_BANK2_PIN16_MA	0x00000003
#define BF_PINCTRL_DRIVE10_BANK2_PIN16_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE10_BANK2_PIN16_MA)

#define HW_PINCTRL_DRIVE11	(0x000002b0)
#define HW_PINCTRL_DRIVE11_SET	(0x000002b4)
#define HW_PINCTRL_DRIVE11_CLR	(0x000002b8)
#define HW_PINCTRL_DRIVE11_TOG	(0x000002bc)

#define BM_PINCTRL_DRIVE11_RSRVD7	0x80000000
#define BM_PINCTRL_DRIVE11_BANK2_PIN31_V	0x40000000
#define BP_PINCTRL_DRIVE11_BANK2_PIN31_MA	28
#define BM_PINCTRL_DRIVE11_BANK2_PIN31_MA	0x30000000
#define BF_PINCTRL_DRIVE11_BANK2_PIN31_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE11_BANK2_PIN31_MA)
#define BM_PINCTRL_DRIVE11_RSRVD6	0x08000000
#define BM_PINCTRL_DRIVE11_BANK2_PIN30_V	0x04000000
#define BP_PINCTRL_DRIVE11_BANK2_PIN30_MA	24
#define BM_PINCTRL_DRIVE11_BANK2_PIN30_MA	0x03000000
#define BF_PINCTRL_DRIVE11_BANK2_PIN30_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE11_BANK2_PIN30_MA)
#define BM_PINCTRL_DRIVE11_RSRVD5	0x00800000
#define BM_PINCTRL_DRIVE11_BANK2_PIN29_V	0x00400000
#define BP_PINCTRL_DRIVE11_BANK2_PIN29_MA	20
#define BM_PINCTRL_DRIVE11_BANK2_PIN29_MA	0x00300000
#define BF_PINCTRL_DRIVE11_BANK2_PIN29_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE11_BANK2_PIN29_MA)
#define BP_PINCTRL_DRIVE11_RSRVD4	18
#define BM_PINCTRL_DRIVE11_RSRVD4	0x000C0000
#define BF_PINCTRL_DRIVE11_RSRVD4(v)  \
		(((v) << 18) & BM_PINCTRL_DRIVE11_RSRVD4)
#define BP_PINCTRL_DRIVE11_BANK2_PIN28_MA	16
#define BM_PINCTRL_DRIVE11_BANK2_PIN28_MA	0x00030000
#define BF_PINCTRL_DRIVE11_BANK2_PIN28_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE11_BANK2_PIN28_MA)
#define BP_PINCTRL_DRIVE11_RSRVD3	14
#define BM_PINCTRL_DRIVE11_RSRVD3	0x0000C000
#define BF_PINCTRL_DRIVE11_RSRVD3(v)  \
		(((v) << 14) & BM_PINCTRL_DRIVE11_RSRVD3)
#define BP_PINCTRL_DRIVE11_BANK2_PIN27_MA	12
#define BM_PINCTRL_DRIVE11_BANK2_PIN27_MA	0x00003000
#define BF_PINCTRL_DRIVE11_BANK2_PIN27_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE11_BANK2_PIN27_MA)
#define BM_PINCTRL_DRIVE11_RSRVD2	0x00000800
#define BM_PINCTRL_DRIVE11_BANK2_PIN26_V	0x00000400
#define BP_PINCTRL_DRIVE11_BANK2_PIN26_MA	8
#define BM_PINCTRL_DRIVE11_BANK2_PIN26_MA	0x00000300
#define BF_PINCTRL_DRIVE11_BANK2_PIN26_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE11_BANK2_PIN26_MA)
#define BM_PINCTRL_DRIVE11_RSRVD1	0x00000080
#define BM_PINCTRL_DRIVE11_BANK2_PIN25_V	0x00000040
#define BP_PINCTRL_DRIVE11_BANK2_PIN25_MA	4
#define BM_PINCTRL_DRIVE11_BANK2_PIN25_MA	0x00000030
#define BF_PINCTRL_DRIVE11_BANK2_PIN25_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE11_BANK2_PIN25_MA)
#define BM_PINCTRL_DRIVE11_RSRVD0	0x00000008
#define BM_PINCTRL_DRIVE11_BANK2_PIN24_V	0x00000004
#define BP_PINCTRL_DRIVE11_BANK2_PIN24_MA	0
#define BM_PINCTRL_DRIVE11_BANK2_PIN24_MA	0x00000003
#define BF_PINCTRL_DRIVE11_BANK2_PIN24_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE11_BANK2_PIN24_MA)

#define HW_PINCTRL_DRIVE12	(0x000002c0)
#define HW_PINCTRL_DRIVE12_SET	(0x000002c4)
#define HW_PINCTRL_DRIVE12_CLR	(0x000002c8)
#define HW_PINCTRL_DRIVE12_TOG	(0x000002cc)

#define BM_PINCTRL_DRIVE12_RSRVD7	0x80000000
#define BM_PINCTRL_DRIVE12_BANK3_PIN07_V	0x40000000
#define BP_PINCTRL_DRIVE12_BANK3_PIN07_MA	28
#define BM_PINCTRL_DRIVE12_BANK3_PIN07_MA	0x30000000
#define BF_PINCTRL_DRIVE12_BANK3_PIN07_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE12_BANK3_PIN07_MA)
#define BM_PINCTRL_DRIVE12_RSRVD6	0x08000000
#define BM_PINCTRL_DRIVE12_BANK3_PIN06_V	0x04000000
#define BP_PINCTRL_DRIVE12_BANK3_PIN06_MA	24
#define BM_PINCTRL_DRIVE12_BANK3_PIN06_MA	0x03000000
#define BF_PINCTRL_DRIVE12_BANK3_PIN06_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE12_BANK3_PIN06_MA)
#define BM_PINCTRL_DRIVE12_RSRVD5	0x00800000
#define BM_PINCTRL_DRIVE12_BANK3_PIN05_V	0x00400000
#define BP_PINCTRL_DRIVE12_BANK3_PIN05_MA	20
#define BM_PINCTRL_DRIVE12_BANK3_PIN05_MA	0x00300000
#define BF_PINCTRL_DRIVE12_BANK3_PIN05_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE12_BANK3_PIN05_MA)
#define BM_PINCTRL_DRIVE12_RSRVD4	0x00080000
#define BM_PINCTRL_DRIVE12_BANK3_PIN04_V	0x00040000
#define BP_PINCTRL_DRIVE12_BANK3_PIN04_MA	16
#define BM_PINCTRL_DRIVE12_BANK3_PIN04_MA	0x00030000
#define BF_PINCTRL_DRIVE12_BANK3_PIN04_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE12_BANK3_PIN04_MA)
#define BM_PINCTRL_DRIVE12_RSRVD3	0x00008000
#define BM_PINCTRL_DRIVE12_BANK3_PIN03_V	0x00004000
#define BP_PINCTRL_DRIVE12_BANK3_PIN03_MA	12
#define BM_PINCTRL_DRIVE12_BANK3_PIN03_MA	0x00003000
#define BF_PINCTRL_DRIVE12_BANK3_PIN03_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE12_BANK3_PIN03_MA)
#define BM_PINCTRL_DRIVE12_RSRVD2	0x00000800
#define BM_PINCTRL_DRIVE12_BANK3_PIN02_V	0x00000400
#define BP_PINCTRL_DRIVE12_BANK3_PIN02_MA	8
#define BM_PINCTRL_DRIVE12_BANK3_PIN02_MA	0x00000300
#define BF_PINCTRL_DRIVE12_BANK3_PIN02_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE12_BANK3_PIN02_MA)
#define BM_PINCTRL_DRIVE12_RSRVD1	0x00000080
#define BM_PINCTRL_DRIVE12_BANK3_PIN01_V	0x00000040
#define BP_PINCTRL_DRIVE12_BANK3_PIN01_MA	4
#define BM_PINCTRL_DRIVE12_BANK3_PIN01_MA	0x00000030
#define BF_PINCTRL_DRIVE12_BANK3_PIN01_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE12_BANK3_PIN01_MA)
#define BM_PINCTRL_DRIVE12_RSRVD0	0x00000008
#define BM_PINCTRL_DRIVE12_BANK3_PIN00_V	0x00000004
#define BP_PINCTRL_DRIVE12_BANK3_PIN00_MA	0
#define BM_PINCTRL_DRIVE12_BANK3_PIN00_MA	0x00000003
#define BF_PINCTRL_DRIVE12_BANK3_PIN00_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE12_BANK3_PIN00_MA)

#define HW_PINCTRL_DRIVE13	(0x000002d0)
#define HW_PINCTRL_DRIVE13_SET	(0x000002d4)
#define HW_PINCTRL_DRIVE13_CLR	(0x000002d8)
#define HW_PINCTRL_DRIVE13_TOG	(0x000002dc)

#define BM_PINCTRL_DRIVE13_RSRVD7	0x80000000
#define BM_PINCTRL_DRIVE13_BANK3_PIN15_V	0x40000000
#define BP_PINCTRL_DRIVE13_BANK3_PIN15_MA	28
#define BM_PINCTRL_DRIVE13_BANK3_PIN15_MA	0x30000000
#define BF_PINCTRL_DRIVE13_BANK3_PIN15_MA(v)  \
		(((v) << 28) & BM_PINCTRL_DRIVE13_BANK3_PIN15_MA)
#define BM_PINCTRL_DRIVE13_RSRVD6	0x08000000
#define BM_PINCTRL_DRIVE13_BANK3_PIN14_V	0x04000000
#define BP_PINCTRL_DRIVE13_BANK3_PIN14_MA	24
#define BM_PINCTRL_DRIVE13_BANK3_PIN14_MA	0x03000000
#define BF_PINCTRL_DRIVE13_BANK3_PIN14_MA(v)  \
		(((v) << 24) & BM_PINCTRL_DRIVE13_BANK3_PIN14_MA)
#define BM_PINCTRL_DRIVE13_RSRVD5	0x00800000
#define BM_PINCTRL_DRIVE13_BANK3_PIN13_V	0x00400000
#define BP_PINCTRL_DRIVE13_BANK3_PIN13_MA	20
#define BM_PINCTRL_DRIVE13_BANK3_PIN13_MA	0x00300000
#define BF_PINCTRL_DRIVE13_BANK3_PIN13_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE13_BANK3_PIN13_MA)
#define BM_PINCTRL_DRIVE13_RSRVD4	0x00080000
#define BM_PINCTRL_DRIVE13_BANK3_PIN12_V	0x00040000
#define BP_PINCTRL_DRIVE13_BANK3_PIN12_MA	16
#define BM_PINCTRL_DRIVE13_BANK3_PIN12_MA	0x00030000
#define BF_PINCTRL_DRIVE13_BANK3_PIN12_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE13_BANK3_PIN12_MA)
#define BM_PINCTRL_DRIVE13_RSRVD3	0x00008000
#define BM_PINCTRL_DRIVE13_BANK3_PIN11_V	0x00004000
#define BP_PINCTRL_DRIVE13_BANK3_PIN11_MA	12
#define BM_PINCTRL_DRIVE13_BANK3_PIN11_MA	0x00003000
#define BF_PINCTRL_DRIVE13_BANK3_PIN11_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE13_BANK3_PIN11_MA)
#define BM_PINCTRL_DRIVE13_RSRVD2	0x00000800
#define BM_PINCTRL_DRIVE13_BANK3_PIN10_V	0x00000400
#define BP_PINCTRL_DRIVE13_BANK3_PIN10_MA	8
#define BM_PINCTRL_DRIVE13_BANK3_PIN10_MA	0x00000300
#define BF_PINCTRL_DRIVE13_BANK3_PIN10_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE13_BANK3_PIN10_MA)
#define BM_PINCTRL_DRIVE13_RSRVD1	0x00000080
#define BM_PINCTRL_DRIVE13_BANK3_PIN09_V	0x00000040
#define BP_PINCTRL_DRIVE13_BANK3_PIN09_MA	4
#define BM_PINCTRL_DRIVE13_BANK3_PIN09_MA	0x00000030
#define BF_PINCTRL_DRIVE13_BANK3_PIN09_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE13_BANK3_PIN09_MA)
#define BM_PINCTRL_DRIVE13_RSRVD0	0x00000008
#define BM_PINCTRL_DRIVE13_BANK3_PIN08_V	0x00000004
#define BP_PINCTRL_DRIVE13_BANK3_PIN08_MA	0
#define BM_PINCTRL_DRIVE13_BANK3_PIN08_MA	0x00000003
#define BF_PINCTRL_DRIVE13_BANK3_PIN08_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE13_BANK3_PIN08_MA)

#define HW_PINCTRL_DRIVE14	(0x000002e0)
#define HW_PINCTRL_DRIVE14_SET	(0x000002e4)
#define HW_PINCTRL_DRIVE14_CLR	(0x000002e8)
#define HW_PINCTRL_DRIVE14_TOG	(0x000002ec)

#define BP_PINCTRL_DRIVE14_RSRVD6	24
#define BM_PINCTRL_DRIVE14_RSRVD6	0xFF000000
#define BF_PINCTRL_DRIVE14_RSRVD6(v) \
		(((v) << 24) & BM_PINCTRL_DRIVE14_RSRVD6)
#define BM_PINCTRL_DRIVE14_RSRVD5	0x00800000
#define BM_PINCTRL_DRIVE14_BANK3_PIN21_V	0x00400000
#define BP_PINCTRL_DRIVE14_BANK3_PIN21_MA	20
#define BM_PINCTRL_DRIVE14_BANK3_PIN21_MA	0x00300000
#define BF_PINCTRL_DRIVE14_BANK3_PIN21_MA(v)  \
		(((v) << 20) & BM_PINCTRL_DRIVE14_BANK3_PIN21_MA)
#define BM_PINCTRL_DRIVE14_RSRVD4	0x00080000
#define BM_PINCTRL_DRIVE14_BANK3_PIN20_V	0x00040000
#define BP_PINCTRL_DRIVE14_BANK3_PIN20_MA	16
#define BM_PINCTRL_DRIVE14_BANK3_PIN20_MA	0x00030000
#define BF_PINCTRL_DRIVE14_BANK3_PIN20_MA(v)  \
		(((v) << 16) & BM_PINCTRL_DRIVE14_BANK3_PIN20_MA)
#define BM_PINCTRL_DRIVE14_RSRVD3	0x00008000
#define BM_PINCTRL_DRIVE14_BANK3_PIN19_V	0x00004000
#define BP_PINCTRL_DRIVE14_BANK3_PIN19_MA	12
#define BM_PINCTRL_DRIVE14_BANK3_PIN19_MA	0x00003000
#define BF_PINCTRL_DRIVE14_BANK3_PIN19_MA(v)  \
		(((v) << 12) & BM_PINCTRL_DRIVE14_BANK3_PIN19_MA)
#define BM_PINCTRL_DRIVE14_RSRVD2	0x00000800
#define BM_PINCTRL_DRIVE14_BANK3_PIN18_V	0x00000400
#define BP_PINCTRL_DRIVE14_BANK3_PIN18_MA	8
#define BM_PINCTRL_DRIVE14_BANK3_PIN18_MA	0x00000300
#define BF_PINCTRL_DRIVE14_BANK3_PIN18_MA(v)  \
		(((v) << 8) & BM_PINCTRL_DRIVE14_BANK3_PIN18_MA)
#define BM_PINCTRL_DRIVE14_RSRVD1	0x00000080
#define BM_PINCTRL_DRIVE14_BANK3_PIN17_V	0x00000040
#define BP_PINCTRL_DRIVE14_BANK3_PIN17_MA	4
#define BM_PINCTRL_DRIVE14_BANK3_PIN17_MA	0x00000030
#define BF_PINCTRL_DRIVE14_BANK3_PIN17_MA(v)  \
		(((v) << 4) & BM_PINCTRL_DRIVE14_BANK3_PIN17_MA)
#define BM_PINCTRL_DRIVE14_RSRVD0	0x00000008
#define BM_PINCTRL_DRIVE14_BANK3_PIN16_V	0x00000004
#define BP_PINCTRL_DRIVE14_BANK3_PIN16_MA	0
#define BM_PINCTRL_DRIVE14_BANK3_PIN16_MA	0x00000003
#define BF_PINCTRL_DRIVE14_BANK3_PIN16_MA(v)  \
		(((v) << 0) & BM_PINCTRL_DRIVE14_BANK3_PIN16_MA)

#define HW_PINCTRL_PULL0	(0x00000400)
#define HW_PINCTRL_PULL0_SET	(0x00000404)
#define HW_PINCTRL_PULL0_CLR	(0x00000408)
#define HW_PINCTRL_PULL0_TOG	(0x0000040c)

#define BM_PINCTRL_PULL0_BANK0_PIN31	0x80000000
#define BM_PINCTRL_PULL0_BANK0_PIN30	0x40000000
#define BM_PINCTRL_PULL0_BANK0_PIN29	0x20000000
#define BM_PINCTRL_PULL0_BANK0_PIN28	0x10000000
#define BM_PINCTRL_PULL0_BANK0_PIN27	0x08000000
#define BM_PINCTRL_PULL0_BANK0_PIN26	0x04000000
#define BP_PINCTRL_PULL0_RSRVD2	23
#define BM_PINCTRL_PULL0_RSRVD2	0x03800000
#define BF_PINCTRL_PULL0_RSRVD2(v)  \
		(((v) << 23) & BM_PINCTRL_PULL0_RSRVD2)
#define BM_PINCTRL_PULL0_BANK0_PIN22	0x00400000
#define BM_PINCTRL_PULL0_BANK0_PIN21	0x00200000
#define BM_PINCTRL_PULL0_BANK0_PIN20	0x00100000
#define BM_PINCTRL_PULL0_BANK0_PIN19	0x00080000
#define BM_PINCTRL_PULL0_BANK0_PIN18	0x00040000
#define BP_PINCTRL_PULL0_RSRVD1	16
#define BM_PINCTRL_PULL0_RSRVD1	0x00030000
#define BF_PINCTRL_PULL0_RSRVD1(v)  \
		(((v) << 16) & BM_PINCTRL_PULL0_RSRVD1)
#define BM_PINCTRL_PULL0_BANK0_PIN15	0x00008000
#define BP_PINCTRL_PULL0_RSRVD0	12
#define BM_PINCTRL_PULL0_RSRVD0	0x00007000
#define BF_PINCTRL_PULL0_RSRVD0(v)  \
		(((v) << 12) & BM_PINCTRL_PULL0_RSRVD0)
#define BM_PINCTRL_PULL0_BANK0_PIN11	0x00000800
#define BM_PINCTRL_PULL0_BANK0_PIN10	0x00000400
#define BM_PINCTRL_PULL0_BANK0_PIN09	0x00000200
#define BM_PINCTRL_PULL0_BANK0_PIN08	0x00000100
#define BM_PINCTRL_PULL0_BANK0_PIN07	0x00000080
#define BM_PINCTRL_PULL0_BANK0_PIN06	0x00000040
#define BM_PINCTRL_PULL0_BANK0_PIN05	0x00000020
#define BM_PINCTRL_PULL0_BANK0_PIN04	0x00000010
#define BM_PINCTRL_PULL0_BANK0_PIN03	0x00000008
#define BM_PINCTRL_PULL0_BANK0_PIN02	0x00000004
#define BM_PINCTRL_PULL0_BANK0_PIN01	0x00000002
#define BM_PINCTRL_PULL0_BANK0_PIN00	0x00000001

#define HW_PINCTRL_PULL1	(0x00000410)
#define HW_PINCTRL_PULL1_SET	(0x00000414)
#define HW_PINCTRL_PULL1_CLR	(0x00000418)
#define HW_PINCTRL_PULL1_TOG	(0x0000041c)

#define BP_PINCTRL_PULL1_RSRVD3	29
#define BM_PINCTRL_PULL1_RSRVD3	0xE0000000
#define BF_PINCTRL_PULL1_RSRVD3(v) \
		(((v) << 29) & BM_PINCTRL_PULL1_RSRVD3)
#define BM_PINCTRL_PULL1_BANK1_PIN28	0x10000000
#define BP_PINCTRL_PULL1_RSRVD2	23
#define BM_PINCTRL_PULL1_RSRVD2	0x0F800000
#define BF_PINCTRL_PULL1_RSRVD2(v)  \
		(((v) << 23) & BM_PINCTRL_PULL1_RSRVD2)
#define BM_PINCTRL_PULL1_BANK1_PIN22	0x00400000
#define BP_PINCTRL_PULL1_RSRVD1	19
#define BM_PINCTRL_PULL1_RSRVD1	0x00380000
#define BF_PINCTRL_PULL1_RSRVD1(v)  \
		(((v) << 19) & BM_PINCTRL_PULL1_RSRVD1)
#define BM_PINCTRL_PULL1_BANK1_PIN18	0x00040000
#define BP_PINCTRL_PULL1_RSRVD0	0
#define BM_PINCTRL_PULL1_RSRVD0	0x0003FFFF
#define BF_PINCTRL_PULL1_RSRVD0(v)  \
		(((v) << 0) & BM_PINCTRL_PULL1_RSRVD0)

#define HW_PINCTRL_PULL2	(0x00000420)
#define HW_PINCTRL_PULL2_SET	(0x00000424)
#define HW_PINCTRL_PULL2_CLR	(0x00000428)
#define HW_PINCTRL_PULL2_TOG	(0x0000042c)

#define BP_PINCTRL_PULL2_RSRVD2	29
#define BM_PINCTRL_PULL2_RSRVD2	0xE0000000
#define BF_PINCTRL_PULL2_RSRVD2(v) \
		(((v) << 29) & BM_PINCTRL_PULL2_RSRVD2)
#define BM_PINCTRL_PULL2_BANK2_PIN28	0x10000000
#define BM_PINCTRL_PULL2_BANK2_PIN27	0x08000000
#define BP_PINCTRL_PULL2_RSRVD1	9
#define BM_PINCTRL_PULL2_RSRVD1	0x07FFFE00
#define BF_PINCTRL_PULL2_RSRVD1(v)  \
		(((v) << 9) & BM_PINCTRL_PULL2_RSRVD1)
#define BM_PINCTRL_PULL2_BANK2_PIN08	0x00000100
#define BP_PINCTRL_PULL2_RSRVD0	6
#define BM_PINCTRL_PULL2_RSRVD0	0x000000C0
#define BF_PINCTRL_PULL2_RSRVD0(v)  \
		(((v) << 6) & BM_PINCTRL_PULL2_RSRVD0)
#define BM_PINCTRL_PULL2_BANK2_PIN05	0x00000020
#define BM_PINCTRL_PULL2_BANK2_PIN04	0x00000010
#define BM_PINCTRL_PULL2_BANK2_PIN03	0x00000008
#define BM_PINCTRL_PULL2_BANK2_PIN02	0x00000004
#define BM_PINCTRL_PULL2_BANK2_PIN01	0x00000002
#define BM_PINCTRL_PULL2_BANK2_PIN00	0x00000001

#define HW_PINCTRL_PULL3	(0x00000430)
#define HW_PINCTRL_PULL3_SET	(0x00000434)
#define HW_PINCTRL_PULL3_CLR	(0x00000438)
#define HW_PINCTRL_PULL3_TOG	(0x0000043c)

#define BP_PINCTRL_PULL3_RSRVD0	18
#define BM_PINCTRL_PULL3_RSRVD0	0xFFFC0000
#define BF_PINCTRL_PULL3_RSRVD0(v) \
		(((v) << 18) & BM_PINCTRL_PULL3_RSRVD0)
#define BM_PINCTRL_PULL3_BANK3_PIN17	0x00020000
#define BM_PINCTRL_PULL3_BANK3_PIN16	0x00010000
#define BM_PINCTRL_PULL3_BANK3_PIN15	0x00008000
#define BM_PINCTRL_PULL3_BANK3_PIN14	0x00004000
#define BM_PINCTRL_PULL3_BANK3_PIN13	0x00002000
#define BM_PINCTRL_PULL3_BANK3_PIN12	0x00001000
#define BM_PINCTRL_PULL3_BANK3_PIN11	0x00000800
#define BM_PINCTRL_PULL3_BANK3_PIN10	0x00000400
#define BM_PINCTRL_PULL3_BANK3_PIN09	0x00000200
#define BM_PINCTRL_PULL3_BANK3_PIN08	0x00000100
#define BM_PINCTRL_PULL3_BANK3_PIN07	0x00000080
#define BM_PINCTRL_PULL3_BANK3_PIN06	0x00000040
#define BM_PINCTRL_PULL3_BANK3_PIN05	0x00000020
#define BM_PINCTRL_PULL3_BANK3_PIN04	0x00000010
#define BM_PINCTRL_PULL3_BANK3_PIN03	0x00000008
#define BM_PINCTRL_PULL3_BANK3_PIN02	0x00000004
#define BM_PINCTRL_PULL3_BANK3_PIN01	0x00000002
#define BM_PINCTRL_PULL3_BANK3_PIN00	0x00000001

#define HW_PINCTRL_DOUT0	(0x00000500)
#define HW_PINCTRL_DOUT0_SET	(0x00000504)
#define HW_PINCTRL_DOUT0_CLR	(0x00000508)
#define HW_PINCTRL_DOUT0_TOG	(0x0000050c)

#define BP_PINCTRL_DOUT0_DOUT	0
#define BM_PINCTRL_DOUT0_DOUT	0xFFFFFFFF
#define BF_PINCTRL_DOUT0_DOUT(v)	(v)

#define HW_PINCTRL_DOUT1	(0x00000510)
#define HW_PINCTRL_DOUT1_SET	(0x00000514)
#define HW_PINCTRL_DOUT1_CLR	(0x00000518)
#define HW_PINCTRL_DOUT1_TOG	(0x0000051c)

#define BM_PINCTRL_DOUT1_RSRVD1	0x80000000
#define BP_PINCTRL_DOUT1_DOUT	0
#define BM_PINCTRL_DOUT1_DOUT	0x7FFFFFFF
#define BF_PINCTRL_DOUT1_DOUT(v)  \
		(((v) << 0) & BM_PINCTRL_DOUT1_DOUT)

#define HW_PINCTRL_DOUT2	(0x00000520)
#define HW_PINCTRL_DOUT2_SET	(0x00000524)
#define HW_PINCTRL_DOUT2_CLR	(0x00000528)
#define HW_PINCTRL_DOUT2_TOG	(0x0000052c)

#define BP_PINCTRL_DOUT2_DOUT	0
#define BM_PINCTRL_DOUT2_DOUT	0xFFFFFFFF
#define BF_PINCTRL_DOUT2_DOUT(v)	(v)

#define HW_PINCTRL_DIN0	(0x00000600)
#define HW_PINCTRL_DIN0_SET	(0x00000604)
#define HW_PINCTRL_DIN0_CLR	(0x00000608)
#define HW_PINCTRL_DIN0_TOG	(0x0000060c)

#define BP_PINCTRL_DIN0_DIN	0
#define BM_PINCTRL_DIN0_DIN	0xFFFFFFFF
#define BF_PINCTRL_DIN0_DIN(v)	(v)

#define HW_PINCTRL_DIN1	(0x00000610)
#define HW_PINCTRL_DIN1_SET	(0x00000614)
#define HW_PINCTRL_DIN1_CLR	(0x00000618)
#define HW_PINCTRL_DIN1_TOG	(0x0000061c)

#define BM_PINCTRL_DIN1_RSRVD1	0x80000000
#define BP_PINCTRL_DIN1_DIN	0
#define BM_PINCTRL_DIN1_DIN	0x7FFFFFFF
#define BF_PINCTRL_DIN1_DIN(v)  \
		(((v) << 0) & BM_PINCTRL_DIN1_DIN)

#define HW_PINCTRL_DIN2	(0x00000620)
#define HW_PINCTRL_DIN2_SET	(0x00000624)
#define HW_PINCTRL_DIN2_CLR	(0x00000628)
#define HW_PINCTRL_DIN2_TOG	(0x0000062c)

#define BP_PINCTRL_DIN2_DIN	0
#define BM_PINCTRL_DIN2_DIN	0xFFFFFFFF
#define BF_PINCTRL_DIN2_DIN(v)	(v)

#define HW_PINCTRL_DOE0	(0x00000700)
#define HW_PINCTRL_DOE0_SET	(0x00000704)
#define HW_PINCTRL_DOE0_CLR	(0x00000708)
#define HW_PINCTRL_DOE0_TOG	(0x0000070c)

#define BP_PINCTRL_DOE0_DOE	0
#define BM_PINCTRL_DOE0_DOE	0xFFFFFFFF
#define BF_PINCTRL_DOE0_DOE(v)	(v)

#define HW_PINCTRL_DOE1	(0x00000710)
#define HW_PINCTRL_DOE1_SET	(0x00000714)
#define HW_PINCTRL_DOE1_CLR	(0x00000718)
#define HW_PINCTRL_DOE1_TOG	(0x0000071c)

#define BM_PINCTRL_DOE1_RSRVD1	0x80000000
#define BP_PINCTRL_DOE1_DOE	0
#define BM_PINCTRL_DOE1_DOE	0x7FFFFFFF
#define BF_PINCTRL_DOE1_DOE(v)  \
		(((v) << 0) & BM_PINCTRL_DOE1_DOE)

#define HW_PINCTRL_DOE2	(0x00000720)
#define HW_PINCTRL_DOE2_SET	(0x00000724)
#define HW_PINCTRL_DOE2_CLR	(0x00000728)
#define HW_PINCTRL_DOE2_TOG	(0x0000072c)

#define BP_PINCTRL_DOE2_DOE	0
#define BM_PINCTRL_DOE2_DOE	0xFFFFFFFF
#define BF_PINCTRL_DOE2_DOE(v)	(v)

#define HW_PINCTRL_PIN2IRQ0	(0x00000800)
#define HW_PINCTRL_PIN2IRQ0_SET	(0x00000804)
#define HW_PINCTRL_PIN2IRQ0_CLR	(0x00000808)
#define HW_PINCTRL_PIN2IRQ0_TOG	(0x0000080c)

#define BP_PINCTRL_PIN2IRQ0_PIN2IRQ	0
#define BM_PINCTRL_PIN2IRQ0_PIN2IRQ	0xFFFFFFFF
#define BF_PINCTRL_PIN2IRQ0_PIN2IRQ(v)	(v)

#define HW_PINCTRL_PIN2IRQ1	(0x00000810)
#define HW_PINCTRL_PIN2IRQ1_SET	(0x00000814)
#define HW_PINCTRL_PIN2IRQ1_CLR	(0x00000818)
#define HW_PINCTRL_PIN2IRQ1_TOG	(0x0000081c)

#define BM_PINCTRL_PIN2IRQ1_RSRVD1	0x80000000
#define BP_PINCTRL_PIN2IRQ1_PIN2IRQ	0
#define BM_PINCTRL_PIN2IRQ1_PIN2IRQ	0x7FFFFFFF
#define BF_PINCTRL_PIN2IRQ1_PIN2IRQ(v)  \
		(((v) << 0) & BM_PINCTRL_PIN2IRQ1_PIN2IRQ)

#define HW_PINCTRL_PIN2IRQ2	(0x00000820)
#define HW_PINCTRL_PIN2IRQ2_SET	(0x00000824)
#define HW_PINCTRL_PIN2IRQ2_CLR	(0x00000828)
#define HW_PINCTRL_PIN2IRQ2_TOG	(0x0000082c)

#define BP_PINCTRL_PIN2IRQ2_PIN2IRQ	0
#define BM_PINCTRL_PIN2IRQ2_PIN2IRQ	0xFFFFFFFF
#define BF_PINCTRL_PIN2IRQ2_PIN2IRQ(v)	(v)

#define HW_PINCTRL_IRQEN0	(0x00000900)
#define HW_PINCTRL_IRQEN0_SET	(0x00000904)
#define HW_PINCTRL_IRQEN0_CLR	(0x00000908)
#define HW_PINCTRL_IRQEN0_TOG	(0x0000090c)

#define BP_PINCTRL_IRQEN0_IRQEN	0
#define BM_PINCTRL_IRQEN0_IRQEN	0xFFFFFFFF
#define BF_PINCTRL_IRQEN0_IRQEN(v)	(v)

#define HW_PINCTRL_IRQEN1	(0x00000910)
#define HW_PINCTRL_IRQEN1_SET	(0x00000914)
#define HW_PINCTRL_IRQEN1_CLR	(0x00000918)
#define HW_PINCTRL_IRQEN1_TOG	(0x0000091c)

#define BM_PINCTRL_IRQEN1_RSRVD1	0x80000000
#define BP_PINCTRL_IRQEN1_IRQEN	0
#define BM_PINCTRL_IRQEN1_IRQEN	0x7FFFFFFF
#define BF_PINCTRL_IRQEN1_IRQEN(v)  \
		(((v) << 0) & BM_PINCTRL_IRQEN1_IRQEN)

#define HW_PINCTRL_IRQEN2	(0x00000920)
#define HW_PINCTRL_IRQEN2_SET	(0x00000924)
#define HW_PINCTRL_IRQEN2_CLR	(0x00000928)
#define HW_PINCTRL_IRQEN2_TOG	(0x0000092c)

#define BP_PINCTRL_IRQEN2_IRQEN	0
#define BM_PINCTRL_IRQEN2_IRQEN	0xFFFFFFFF
#define BF_PINCTRL_IRQEN2_IRQEN(v)	(v)

#define HW_PINCTRL_IRQLEVEL0	(0x00000a00)
#define HW_PINCTRL_IRQLEVEL0_SET	(0x00000a04)
#define HW_PINCTRL_IRQLEVEL0_CLR	(0x00000a08)
#define HW_PINCTRL_IRQLEVEL0_TOG	(0x00000a0c)

#define BP_PINCTRL_IRQLEVEL0_IRQLEVEL	0
#define BM_PINCTRL_IRQLEVEL0_IRQLEVEL	0xFFFFFFFF
#define BF_PINCTRL_IRQLEVEL0_IRQLEVEL(v)	(v)

#define HW_PINCTRL_IRQLEVEL1	(0x00000a10)
#define HW_PINCTRL_IRQLEVEL1_SET	(0x00000a14)
#define HW_PINCTRL_IRQLEVEL1_CLR	(0x00000a18)
#define HW_PINCTRL_IRQLEVEL1_TOG	(0x00000a1c)

#define BM_PINCTRL_IRQLEVEL1_RSRVD1	0x80000000
#define BP_PINCTRL_IRQLEVEL1_IRQLEVEL	0
#define BM_PINCTRL_IRQLEVEL1_IRQLEVEL	0x7FFFFFFF
#define BF_PINCTRL_IRQLEVEL1_IRQLEVEL(v)  \
		(((v) << 0) & BM_PINCTRL_IRQLEVEL1_IRQLEVEL)

#define HW_PINCTRL_IRQLEVEL2	(0x00000a20)
#define HW_PINCTRL_IRQLEVEL2_SET	(0x00000a24)
#define HW_PINCTRL_IRQLEVEL2_CLR	(0x00000a28)
#define HW_PINCTRL_IRQLEVEL2_TOG	(0x00000a2c)

#define BP_PINCTRL_IRQLEVEL2_IRQLEVEL	0
#define BM_PINCTRL_IRQLEVEL2_IRQLEVEL	0xFFFFFFFF
#define BF_PINCTRL_IRQLEVEL2_IRQLEVEL(v)	(v)

#define HW_PINCTRL_IRQPOL0	(0x00000b00)
#define HW_PINCTRL_IRQPOL0_SET	(0x00000b04)
#define HW_PINCTRL_IRQPOL0_CLR	(0x00000b08)
#define HW_PINCTRL_IRQPOL0_TOG	(0x00000b0c)

#define BP_PINCTRL_IRQPOL0_IRQPOL	0
#define BM_PINCTRL_IRQPOL0_IRQPOL	0xFFFFFFFF
#define BF_PINCTRL_IRQPOL0_IRQPOL(v)	(v)

#define HW_PINCTRL_IRQPOL1	(0x00000b10)
#define HW_PINCTRL_IRQPOL1_SET	(0x00000b14)
#define HW_PINCTRL_IRQPOL1_CLR	(0x00000b18)
#define HW_PINCTRL_IRQPOL1_TOG	(0x00000b1c)

#define BM_PINCTRL_IRQPOL1_RSRVD1	0x80000000
#define BP_PINCTRL_IRQPOL1_IRQPOL	0
#define BM_PINCTRL_IRQPOL1_IRQPOL	0x7FFFFFFF
#define BF_PINCTRL_IRQPOL1_IRQPOL(v)  \
		(((v) << 0) & BM_PINCTRL_IRQPOL1_IRQPOL)

#define HW_PINCTRL_IRQPOL2	(0x00000b20)
#define HW_PINCTRL_IRQPOL2_SET	(0x00000b24)
#define HW_PINCTRL_IRQPOL2_CLR	(0x00000b28)
#define HW_PINCTRL_IRQPOL2_TOG	(0x00000b2c)

#define BP_PINCTRL_IRQPOL2_IRQPOL	0
#define BM_PINCTRL_IRQPOL2_IRQPOL	0xFFFFFFFF
#define BF_PINCTRL_IRQPOL2_IRQPOL(v)	(v)

#define HW_PINCTRL_IRQSTAT0	(0x00000c00)
#define HW_PINCTRL_IRQSTAT0_SET	(0x00000c04)
#define HW_PINCTRL_IRQSTAT0_CLR	(0x00000c08)
#define HW_PINCTRL_IRQSTAT0_TOG	(0x00000c0c)

#define BP_PINCTRL_IRQSTAT0_IRQSTAT	0
#define BM_PINCTRL_IRQSTAT0_IRQSTAT	0xFFFFFFFF
#define BF_PINCTRL_IRQSTAT0_IRQSTAT(v)	(v)

#define HW_PINCTRL_IRQSTAT1	(0x00000c10)
#define HW_PINCTRL_IRQSTAT1_SET	(0x00000c14)
#define HW_PINCTRL_IRQSTAT1_CLR	(0x00000c18)
#define HW_PINCTRL_IRQSTAT1_TOG	(0x00000c1c)

#define BM_PINCTRL_IRQSTAT1_RSRVD1	0x80000000
#define BP_PINCTRL_IRQSTAT1_IRQSTAT	0
#define BM_PINCTRL_IRQSTAT1_IRQSTAT	0x7FFFFFFF
#define BF_PINCTRL_IRQSTAT1_IRQSTAT(v)  \
		(((v) << 0) & BM_PINCTRL_IRQSTAT1_IRQSTAT)

#define HW_PINCTRL_IRQSTAT2	(0x00000c20)
#define HW_PINCTRL_IRQSTAT2_SET	(0x00000c24)
#define HW_PINCTRL_IRQSTAT2_CLR	(0x00000c28)
#define HW_PINCTRL_IRQSTAT2_TOG	(0x00000c2c)

#define BP_PINCTRL_IRQSTAT2_IRQSTAT	0
#define BM_PINCTRL_IRQSTAT2_IRQSTAT	0xFFFFFFFF
#define BF_PINCTRL_IRQSTAT2_IRQSTAT(v)	(v)
#endif /* __ARCH_ARM___PINCTRL_H */